# Dual Picoampere Input Current Bipolar Op Amp AD706 ## **FEATURE** HIGH DC PRECISION 50 μV max Offset Voltage 0.6 μV/°C max Offset Drift 110 pA max Input Bias Current LOW NOISE 0.5 μV p-p Voltage Noise, 0.1 Hz to 10 Hz # LOW POWER 750 μA Supply Current Available in 8-Lead Plastic Mini-DIP, Hermetic Cerdip and Surface Mount (SOIC) Packages Available in Tape and Reel in Accordance with EIA-481A Standard Quad Version: AD704 APPLICATIONS Low Frequency Active Filters Precision Instrumentation Precision Integrators ## PRODUCT DESCRIPTION The AD706 is a dual, low power, bipolar op amp that has the low input bias current of a BiFET amplifier, but which offers a significantly lower $I_B$ drift over temperature. It utilizes superbeta bipolar input transistors to achieve picoampere input bias current levels (similar to FET input amplifiers at room temperature), while its $I_B$ typically only increases by 5× at 125°C (unlike a BiFET amp, for which $I_B$ doubles every 10°C for a 1000× increase at 125°C). The AD706 also achieves the microvolt offset voltage and low noise characteristics of a precision bipolar input amplifier. Since it has only 1/20 the input bias current of an OP07, the AD706 does not require the commonly used "balancing" resistor. Furthermore, the current noise is 1/5 that of the OP07, which makes this amplifier usable with much higher source impedances. At 1/6 the supply current (per amplifier) of the OP07, the AD706 is better suited for today's higher density boards. The AD706 is an excellent choice for use in low frequency active filters in 12- and 14-bit data acquisition systems, in precision instrumentation and as a high quality integrator. The AD706 is internally compensated for unity gain and is available in five performance grades. The AD706J and AD706K are rated over the commercial temperature range of 0°C to +70°C. The AD706 is offered in two varieties of an 8-lead package: plastic mini-DIP and surface mount (SOIC). "J" grade chips are also available. ### **CONNECTION DIAGRAM** Plastic Mini-DIP (N) and Plastic SOIC (R) Packages ## PRODUCT HIGHLIGHTS - 1. The AD706 is a dual low drift op amp that offers BiFET level input bias currents, yet has the low $I_B$ drift of a bipolar amplifier. It may be used in circuits using dual op amps such as the LT1024. - 2. The AD706 provides both low drift and high dc precision. - 3. The AD706 can be used in applications where a chopper amplifier would normally be required but without the chopper's inherent noise. Figure 1. Input Bias Current vs. Temperature PDF Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use. No license is granted by implication or otherwise One Technology Way Tel: 781/329-4700 Tel: 781/329-4700 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com # $\label{eq:AD706-SPECIFICATIONS} \textbf{(@ $T_A = +25^{\circ}$C$, $V_{CM} = 0$ V and $\pm 15$ V dc, unless otherwise noted)}$ | | | AD | 706 <b>J</b> | | AD706K | | | |--------------------------------------------|------------------------------------------------|---------|------------------|-------|--------------|-----------|--------------------| | Parameter | Conditions | | Гур Мах | Min | Typ | Max | Units | | INPUT OFFSET VOLTAGE Initial Offset Offset | T to T | | 30 100<br>40 150 | | | 50<br>100 | μV<br>μV | | vs. Temp, Average TC | $T_{ m MIN}$ to $T_{ m MAX}$ | | 0.2 1.5 | | | 0.6 | μν<br>μV/°C | | vs. Temp, Average TC<br>vs. Supply (PSRR) | $V_S = \pm 2 \text{ V to } \pm 18 \text{ V}$ | | .32 | 112 | 132 | 0.0 | dB | | $T_{MIN}$ to $T_{MAX}$ | $V_S = \pm 2.5 \text{ V to } \pm 18 \text{ V}$ | | .26 | 108 | 126 | | dB | | Long Term Stability | VS - ±2.5 V to ±10 V | | 1.3 | 100 | 0.3 | | μV/Month | | INPUT BIAS CURRENT <sup>1</sup> | | | ,,,, | | 0.5 | | μν/πιοπιπ | | INPUT BIAS CURRENT | $V_{CM} = 0 V$ | 5 | 50 200 | | 30 | 110 | pА | | | $V_{CM} = 0$ V $V_{CM} = \pm 13.5$ V | | 250 | | | 160 | pA<br>pA | | vs. Temp, Average TC | V CM - ±13.5 V | | 0.3 | | 0.2 | 100 | pA/°C | | $T_{MIN}$ to $T_{MAX}$ | $V_{CM} = 0 V$ | | 300 | | | 200 | pA pA | | $T_{MIN}$ to $T_{MAX}$ | $V_{CM} = \pm 13.5 \text{ V}$ | | 400 | | | 300 | pA<br>pA | | INPUT OFFSET CURRENT | $V_{CM} = 0 \text{ V}$ | 1 2 | 30 150 | | | 100 | pA | | INI OT OTTOLT CONCENT | $V_{CM} = 0$ V $V_{CM} = \pm 13.5$ V | | 250 | | | 200 | pA<br>pA | | vs. Temp, Average TC | V CM - ±13.5 V | | 0.6 | | 0.4 | 200 | pA/°C | | $T_{MIN}$ to $T_{MAX}$ | $V_{CM} = 0 V$ | | 30 250 | | | 200 | pA pA | | $T_{MIN}$ to $T_{MAX}$ | $V_{CM} = \pm 13.5 \text{ V}$ | | 350 | | | 300 | pA<br>pA | | MATCHING CHARACTERISTICS | V CM = 1313 V | | 330 | | | | P | | Offset Voltage | | | 150 | | | 75 | μV | | Offset voltage | $T_{MIN}$ to $T_{MAX}$ | | 250 | | | 150 | μV<br>μV | | Input Bias Current <sup>2</sup> | 1 MIN to 1 MAX | | 300 | | | 150 | | | input bias Current | T <sub>MIN</sub> to T <sub>MAX</sub> | | 500 | | | 250 | pA<br>pA | | Common-Mode Rejection | 1 MIN to 1 MAX | 106 | 300 | 110 | | 230 | dB | | Common-Wode Rejection | $T_{MIN}$ to $T_{MAX}$ | 106 | | 108 | | | dB | | Power Supply Rejection | 1 MIN to 1 MAX | 106 | | 110 | | | dB | | Tower Supply Rejection | $T_{MIN}$ to $T_{MAX}$ | 104 | | 106 | | | dB | | Crosstalk | $\hat{\omega}$ f = 10 Hz | 101 | | 100 | | | db | | (Figure 19a) | $R_{\rm L} = 2 \text{ k}\Omega$ | 1 | .50 | | 150 | | dB | | | T.L. Division | - | .50 | | 150 | | uD | | FREQUENCY RESPONSE | | | | | | | | | Unity Gain Crossover | | | . 0 | | 0.0 | | N/TT- | | Frequency | G = -1 | | 0.8 | | 0.8 | | MHz | | Slew Rate | - | | ).15<br>).15 | | 0.15<br>0.15 | | V/μs<br>V/μs | | | $T_{ m MIN}$ to $T_{ m MAX}$ | | 7.13 | | 0.13 | | V/μS | | INPUT IMPEDANCE | | | | | | | | | Differential | | | 10 2 | | 40 2 | | MΩ pF | | Common Mode | | 3 | 300 2 | | 300 2 | | GΩ∥pF | | INPUT VOLTAGE RANGE | | | | | | | | | Common-Mode Voltage | | ±13.5 ± | :14 | ±13.5 | $\pm 14$ | | V | | Common-Mode Rejection | | | | | | | | | Ratio | $V_{CM} = \pm 13.5 \text{ V}$ | | .32 | 114 | 132 | | dB | | | $T_{ m MIN}$ to $T_{ m MAX}$ | 108 1 | .28 | 108 | 128 | | dB | | INPUT CURRENT NOISE | 0.1 Hz to 10 Hz | 3 | } | | 3 | | рА р-р | | | f = 10 Hz | 5 | 50 | | 50 | | fA/√ <del>Hz</del> | | INPUT VOLTAGE NOISE | 0.1 Hz to 10 Hz | C | ).5 | | 0.5 | 1.0 | μV p-p | | | f = 10 Hz | | .7 | | 17 | | nV/√ <del>Hz</del> | | | f = 1 kHz | | .5 22 | | | 22 | $nV/\sqrt{Hz}$ | | OPEN-LOOP GAIN | $V_0 = \pm 12 \text{ V}$ | | | | | | | | OTEN-LOOF GIMIN | $R_{LOAD} = 10 \text{ k}\Omega$ | 200 2 | 2000 | 400 | 2000 | | V/mV | | | $T_{MIN}$ to $T_{MAX}$ | | 500 | 300 | 1500 | | V/mV | | | $V_O = \pm 10 \text{ V}$ | | | | -300 | | | | | $R_{LOAD} = 2 k\Omega$ | 200 1 | .000 | 300 | 1000 | | V/mV | | | $T_{MIN}$ to $T_{MAX}$ | | 000 | 200 | 1000 | | V/mV | | OUTPUT CHARACTERISTICS | | | | | | | | | Voltage Swing | $R_{LOAD} = 10 \text{ k}\Omega$ | ±13 ± | :14 | ±13 | ±14 | | v | | · | $T_{MIN}$ to $T_{MAX}$ | | :14 | ±13 | ±14 | | v | | Current | Short Circuit | | :15 | -15 | ±15 | | mA | | Capacitive Load | | | | | * | | | | Drive Capability | Gain = +1 | 1 | 0,000 | | 10,000 | | pF | | | 1 | 1 | 2111 | 1 | - , | | I I | | | | AD706J | | | AD706K | | | | |--------------------------|------------------------|--------|------|-----|--------|------|-----|-------| | Parameter | Conditions | Min | Typ | Max | Min | Typ | Max | Units | | POWER SUPPLY | | | | | | | | | | Rated Performance | | | ±15 | | | ±15 | | V | | Operating Range | | ±2.0 | | ±18 | ±2.0 | | ±18 | V | | Quiescent Current, Total | | | 0.75 | 1.2 | | 0.75 | 1.2 | mA | | | $T_{MIN}$ to $T_{MAX}$ | | 0.8 | 1.4 | | 0.8 | 1.4 | mA | | TRANSISTOR COUNT | # of Transistors | | 90 | | | 90 | | | #### NOTES <sup>1</sup>Bias current specifications are guaranteed maximum at either input. <sup>2</sup>Input bias current match is the difference between corresponding inputs (I<sub>B</sub> of –IN of Amplifier #1 minus I<sub>B</sub> of –IN of Amplifier #2). CMRR match is the difference between $\frac{\Delta V_{OS} \# 1}{\Delta V_{CM}}$ for amplifier #1 and $\frac{\Delta V_{OS} \# 2}{\Delta V_{CM}}$ for amplifier #2 expressed in dB. PSRR match is the difference between $\frac{\Delta V_{OS} \# 1}{\Delta V_{SUPPLY}}$ for amplifier #l and $\frac{\Delta V_{OS} \# 2}{\Delta V_{SUPPLY}}$ for amplifier #2 expressed in dB. All min and max specifications are guaranteed. Specifications subject to change without notice. ## ABSOLUTE MAXIMUM RATINGS1 #### NOTES #### **ORDERING GUIDE** | Model | Temperature<br>Range | Description | Package<br>Option* | |--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------| | AD706JN<br>AD706KN<br>AD706JR<br>AD706JR-REEL<br>AD706AR<br>AD706AR-REEL | 0°C to +70°C<br>0°C to +70°C<br>0°C to +70°C<br>0°C to +70°C<br>-40°C to +85°C<br>-40°C to +85°C | Plastic DIP Plastic DIP SOIC Tape and Reel SOIC Tape and Reel | N-8<br>N-8<br>RN-8 | <sup>\*</sup>N = Plastic DIP; RN = SOIC Package. #### **METALIZATION PHOTOGRAPH** Dimensions shown in inches and (mm). Contact factory for latest dimensions. ## **CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD706 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>&</sup>lt;sup>2</sup>Specification is for device in free air: <sup>8-</sup>Lead Plastic Package: $\theta_{JA} = 100^{\circ}$ C/Watt <sup>8-</sup>Lead Small Outline Package: $\theta_{JA} = 155^{\circ}$ C/Watt <sup>3</sup>The input pins of this amplifier are protected by back-to-back diodes. If the differential voltage exceeds $\pm 0.7$ volts, external series protection resistors should be added to limit the input current to less than 25 mA. # AD706—Typical Performace Characteristics (@ +25°C, V<sub>s</sub> = ±15 V, unless otherwise noted) Figure 2. Typical Distribution of Input Offset Voltage Figure 3. Typical Distribution of Input Bias Current Figure 4. Typical Distribution of Input Offset Current Figure 5. Input Common-Mode Voltage Range vs. Supply Voltage Figure 6. Large Signal Frequency Response Figure 7. Offset Voltage Drift vs. Source Resistance Figure 8. Typical Distribution of Offset Voltage Drift Figure 9. Change in Input Offset Voltage vs. Warm-Up Time Figure 10. Input Bias Current vs. Common-Mode Voltage Figure 11. Input Noise Voltage Spectral Density Figure 14. Quiescent Supply Current vs. Supply Voltage Figure 17. Open-Loop Gain vs. Load Resistance vs. Load Resistance Figure 12. Input Noise Current Spectral Density Figure 15. Common-Mode Rejection Ratio vs. Frequency Figure 18. Open-Loop Gain and Phase Shift vs. Frequency Figure 13. 0.1 Hz to 10 Hz Noise Voltage Figure 16. Power Supply Rejection Ratio vs. Frequency Figure 19. Output Voltage Swing vs. Supply Voltage # **AD706** Figure 20a. Crosstalk vs. Frequency Figure 20b. Crosstalk Test Circuit Figure 21. Magnitude of Closed-Loop Output Impedance vs. Frequency Figure 22a. Unity Gain Follower (For Large Signal Applications, Resistor $R_F$ Limits the Current Through the Input Protection Diodes) Figure 22b. Unity Gain Follower Large Signal Pulse Response, $R_F = 10 \text{ k}\Omega$ , $C_L = 1,000 \text{ pF}$ Figure 22c. Unity Gain Follower Small Signal Pulse Response, $R_F = 0 \Omega$ , $C_L = 100 pF$ Figure 22d. Unity Gain Follower Small Signal Pulse Response, $R_F = 0 \Omega$ , $C_L = 1000 pF$ Figure 23a. Unity Gain Inverter Connection Figure 23b. Unity Gain Inverter Large Signal Pulse Response, $C_L = 1,000 pF$ Figure 23c. Unity Gain Inverter Small Signal Pulse Response, $C_L = 100 pF$ Figure 23d. Unity Gain Inverter Small Signal Pulse Response, $C_L = 1000 pF$ Figure 24 shows an in-amp circuit that has the obvious advantage of requiring only one AD706, rather than three op amps, with subsequent savings in cost and power consumption. The transfer function of this circuit (without R<sub>G</sub>) is: $$V_{OUT} = (V_{IN\#1} - V_{IN\#2}) \left( 1 + \frac{R4}{R3} \right)$$ for R1 = R4 and R2 = R3 Input resistance is high, thus permitting the signal source to have an unbalanced output impedance. \*OPTIONAL INPUT PROTECTION RESISTOR FOR GAINS GREATER THAN 100 OR INPUT VOLTAGES EXCEEDING THE SUPPLY VOLTAGE. Figure 24. A Two Op-Amp Instrumentation Amplifier Furthermore, the circuit gain may be fine trimmed using an optional trim resistor, R<sub>G</sub>. Like the three op-amp circuit, CMR increases with gain, once initial trimming is accomplished—but CMR is still dependent upon the ratio matching of Resistors R1 through R4. Resistor values for this circuit, using the optional gain resistor, R<sub>G</sub>, can be calculated using: $$R1 = R4 = 49.9 \, k\Omega$$ $$R2 = R3 = \frac{49.9 \, k\Omega}{0.9 \, G - 1}$$ $$R_G = \frac{99.8 \, k\Omega}{0.06 \, G}$$ where G = Desired Circuit Gain Table I provides practical 1% resistance values. (Note that without resistor $R_G$ , R2 and $R3 = 49.9 \text{ k}\Omega/G-1.)$ Table I. Operating Gains of Amplifiers A1 and A2 and Practical 1% Resistor Values for the Circuit of Figure 24 | Circuit Gain | Gain of A1 | Gain of A2 | R2, R3 | R1, R4 | |--------------|------------|------------|-------------------------|---------| | 1.10 | 11.00 | 1.10 | 499 kΩ | 49.9 kΩ | | 1.33 | 4.01 | 1.33 | 150 kΩ | 49.9 kΩ | | 1.50 | 3.00 | 1.50 | 100 kΩ | 49.9 kΩ | | 2.00 | 2.00 | 2.00 | 49.9 kΩ | 49.9 kΩ | | 10.1 | 1.11 | 10.10 | $5.49~\mathrm{k}\Omega$ | 49.9 kΩ | | 101.0 | 1.01 | 101.0 | 499 Ω | 49.9 kΩ | | 1001 | 1.001 | 1001 | $49.9 \Omega$ | 49.9 kΩ | For a much more comprehensive discussion of in-amp applications, refer to the Instrumentation Amplifier Applications Guideavailable free from Analog Devices, Inc. # **AD706** Figure 25. A 1 Hz, 4-Pole Active Filter ## A 1 Hz, 4-Pole, Active Filter Figure 25 shows the AD706 in an active filter application. An important characteristic of the AD706 is that both the input bias current, input offset current and their drift remain low over most of the op amp's rated temperature range. Therefore, for most applications, there is no need to use the normal balancing resistor. Adding the balancing resistor enhances performance at high temperatures, as shown by Figure 26. Figure 26. $V_{OS}$ vs. Temperature Performance of the 1 Hz Filter Table II. 1 Hz, 4-Pole, Low Pass Filter Recommended Component Values | Desired Low<br>Pass Response | Section 1<br>Frequency<br>(Hz) | Q | Section 2<br>Frequency<br>(Hz) | Q | C1 (µF) | C2<br>(µF) | C3<br>(µF) | C4<br>(μF) | |------------------------------|--------------------------------|-------|--------------------------------|-------|---------|------------|------------|------------| | Bessel | 1.43 | 0.522 | 1.60 | 0.806 | 0.116 | 0.107 | 0.160 | 0.0616 | | Butterworth | 1.00 | 0.541 | 1.00 | 1.31 | 0.172 | 0.147 | 0.416 | 0.0609 | | 0.1 dB Chebychev | 0.648 | 0.619 | 0.948 | 2.18 | 0.304 | 0.198 | 0.733 | 0.0385 | | 0.2 dB Chebychev | 0.603 | 0.646 | 0.941 | 2.44 | 0.341 | 0.204 | 0.823 | 0.0347 | | 0.5 dB Chebychev | 0.540 | 0.705 | 0.932 | 2.94 | 0.416 | 0.209 | 1.00 | 0.0290 | | 1.0 dB Chebychev | 0.492 | 0.785 | 0.925 | 3.56 | 0.508 | 0.206 | 1.23 | 0.0242 | NOTE Specified Values are for a -3 dB point of 1.0 Hz. For other frequencies simply scale capacitors C1 through C4 directly, i.e.: for 3 Hz Bessel response, C1 = $0.0387~\mu F$ , C2 = $0.0357~\mu F$ , C3 = $0.0533~\mu F$ , C4 = $0.0205~\mu F$ . ## **OUTLINE DIMENSIONS** # 8-Lead Standard Small Outline Package [SOIC] Narrow Body (RN-8) Dimensions shown in millimeters and (inches) # COMPLIANT TO JEDEC STANDARDS MS-012AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN # 8-Lead Plastic Dual-in-Line Package [PDIP] (N-8) Dimensions shown in inches and (millimeters). COMPLIANT TO JEDEC STANDARDS MO-095AA CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETERS DIMENSIONS (IN PARENTHESES) # **AD706** # **Revision History** | Location | Page | |------------------------------------------------|-----------| | 10/02-Data Sheet changed from REV. C to REV. D | | | Deleted 8-Lead CerDIP (Q-8) Package | Universal | | Edits to FEATURES | | | Edits to PRODUCT DESCRIPTION | | | Edits to SPECIFICATIONS | | | Edits to ABSOLUTE MAXIMUM RATINGS | | | Edits to ORDERING GUIDE | | | Undated OUTLINE DIMENSIONS | 15 |