Rev 0; 9/07



# **Dual-Channel, I<sup>2</sup>C Adjustable** Sink/Source Current DAC

## **General Description**

The DS4412 contains two I<sup>2</sup>C adjustable-current DACs that are each capable of sinking or sourcing current. Each output has 15 sink and 15 source settings that are programmed by I<sup>2</sup>C interface. The full-scale range and step size of each output is determined by an external resistor that can adjust the output current over a 4:1 range.

The output pins, OUTO and OUT1, power-up in a highimpedance state.

### **Applications**

Power-Supply Adjustment Power-Supply Margining Adjustable Current Sink or Source

## **Pin Configuration**



MIXIM

#### **Features**

- ♦ Two Current DACs
- ◆ Full-Scale Current 500µA to 2mA
- ◆ Full-Scale Range for Each DAC Determined by **External Resistors**
- ♦ 15 Settings Each for Sink and Source Modes
- ♦ I<sup>2</sup>C-Compatible Serial Interface
- **♦ Low Cost**
- ♦ Small Package (8-Pin µSOP)
- ♦ -40°C to +85°C Temperature Range W.DZSC.
- ♦ 2.7V to 5.5V Operation

### **Ordering Information**

| PART        | TEMP RANGE     | PIN-PACKAGE |
|-------------|----------------|-------------|
| DS4412U+    | -40°C to +85°C | 8 µSOP      |
| DS4412U+T&R | -40°C to +85°C | 8 μSOP      |

+Denotes a lead-free package. WWW.DZSC.COM T&R = Tape and reel.

# Typical Operating Circuit



#### **ABSOLUTE MAXIMUM RATINGS**

| Voltage Range on V <sub>CC</sub> , SDA, and SCL              | Operating Temperature Range | 40°C to +85°C           |
|--------------------------------------------------------------|-----------------------------|-------------------------|
| Relative to Ground0.5V to +6.0V                              | Storage Temperature Range   | 55°C to +125°C          |
| Voltage Range on OUT0, OUT1 Relative to                      | Soldering Temperature       | Refer to IPC/JEDEC      |
| Ground0.5V to (V <sub>CC</sub> + 0.5V) (Not to exceed 6.0V.) |                             | J-STD-020 Specification |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| PARAMETER                | SYMBOL          | CONDITIONS | MIN                      | TYP M | AX        | UNITS |
|--------------------------|-----------------|------------|--------------------------|-------|-----------|-------|
| Supply Voltage           | Vcc             | (Note 1)   | 2.7                      | 5     | .5        | V     |
| Input Logic 1 (SDA, SCL) | VIH             |            | 0.7 x<br>V <sub>CC</sub> |       | C +<br>.3 | V     |
| Input Logic 0 (SDA, SCL) | V <sub>IL</sub> |            | -0.3                     |       | 3 x       | V     |

#### DC ELECTRICAL CHARACTERISTICS

 $(V_{CC} = +2.7V \text{ to } +5.5V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C.)$ 

| PARAMETER                | SYMBOL | CONDITIONS                      | MIN | TYP   | MAX | UNITS |
|--------------------------|--------|---------------------------------|-----|-------|-----|-------|
| Supply Current           | Icc    | V <sub>CC</sub> = 5.5V (Note 2) |     |       | 500 | μΑ    |
| Input Leakage (SDA, SCL) | I₁∟    | V <sub>CC</sub> = 5.5V          |     |       | 1   | μΑ    |
| Output Leakage (SDA)     | ΙL     |                                 |     |       | 1   | μΑ    |
| Output Current Low (SDA) | lai    | V <sub>OL</sub> = 0.4V          | 3   |       |     | m 1   |
| Output Current Low (SDA) | loL    | $V_{OL} = 0.6V$                 | 6   |       |     | mA    |
| R <sub>FS</sub> Voltage  | VRFS   |                                 |     | 0.607 |     | V     |

#### **OUTPUT CURRENT CHARACTERISTICS**

 $(VCC = +2.7V \text{ to } +5.5V, TA = -40^{\circ}C \text{ to } +85^{\circ}C.)$ 

| PARAMETER                                 | SYMBOL                | CONDITIONS                                                                                                                  |      | TYP   | MAX                       | UNITS  |
|-------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-------|---------------------------|--------|
| Output Voltage for Sinking                | Vout:sink             | VCC > VOUT:SINK (Note 3)                                                                                                    | 0.5  |       | 3.5                       | V      |
| Output Voltage for Sourcing Current       | Vout:source           | (Note 3)                                                                                                                    | 0    |       | V <sub>CC</sub> -<br>0.75 | V      |
| Full-Scale Sink Output Current            | I <sub>OUT:SINK</sub> | (Note 3)                                                                                                                    | 0.5  |       | 2.0                       | mA     |
| Full-Scale Source Output Current          | IOUT:SOURCE           | (Note 3)                                                                                                                    | -2.0 |       | -0.5                      | mA     |
| Output-Current Full-Scale<br>Accuracy     | I <sub>OUT:FS</sub>   | +25°C, V <sub>CC</sub> = 4.0V; using 0.1% R <sub>FS</sub> resistor (Note 4)<br>V <sub>OUT0</sub> = V <sub>OUT1</sub> = 1.2V |      |       | ±6                        | %      |
| Output-Current Temperature<br>Coefficient | IOUT:TC               | (Note 5)                                                                                                                    |      | ±75   |                           | ppm/°C |
| Output-Current Variation due to           |                       | DC source                                                                                                                   |      | +0.36 |                           | %N     |
| Power-Supply Change                       |                       | DC sink                                                                                                                     |      | +0.12 |                           | /0/ V  |

### **OUTPUT CURRENT CHARACTERISTICS (continued)**

 $(V_{CC} = +2.7V \text{ to } +5.5V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C.)$ 

| PARAMETER                                      | SYMBOL | OL CONDITIONS                                |    | TYP   | MAX | UNITS |
|------------------------------------------------|--------|----------------------------------------------|----|-------|-----|-------|
| Output-Current Variation due to                |        | DC source, V <sub>OUT</sub> measured at 1.2V |    | -0.02 |     | %N    |
| Output Voltage Change                          |        | DC sink, V <sub>OUT</sub> measured at 1.2V   |    | +0.12 |     | /o/ V |
| Output Leakage Current at Zero Current Setting | IZERO  |                                              | -1 |       | +1  | μΑ    |
| Output-Current Differential<br>Linearity       | DNL    | (Note 6)                                     |    |       | 0.5 | LSB   |
| Output-Current Integral Linearity              | INL    | (Note 7)                                     |    |       | 1   | LSB   |

#### I<sup>2</sup>C AC ELECTRICAL CHARACTERISTICS

 $(V_{CC} = +2.7V \text{ to } +5.5V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C.)$ 

| PARAMETER                                       | SYMBOL         | CONDITIONS | MIN TYP                   | MAX | UNITS |
|-------------------------------------------------|----------------|------------|---------------------------|-----|-------|
| SCL Clock Frequency                             | fscl           | (Note 8)   | 0                         | 400 | kHz   |
| Bus Free Time Between STOP and START Conditions | tBUF           |            | 1.3                       |     | μs    |
| Hold Time (Repeated) START<br>Condition         | tHD:STA        |            | 0.6                       |     | μs    |
| Low Period of SCL                               | tLOW           |            | 1.3                       |     | μs    |
| High Period of SCL                              | thigh          |            | 0.6                       |     | μs    |
| Data Hold Time                                  | tdh:dat        |            | 0                         | 0.9 | μs    |
| Data Setup Time                                 | tsu:dat        |            | 100                       |     | ns    |
| START Setup Time                                | tsu:sta        |            | 0.6                       |     | μs    |
| SDA and SCL Rise Time                           | t <sub>R</sub> | (Note 9)   | 20 +<br>0.1C <sub>B</sub> | 300 | ns    |
| SDA and SCL Fall Time                           | t <sub>F</sub> | (Note 9)   | 20 +<br>0.1C <sub>B</sub> | 300 | ns    |
| STOP Setup Time                                 | tsu:sto        |            | 0.6                       |     | μs    |
| SDA and SCL Capacitive Loading                  | CB             | (Note 9)   |                           | 400 | pF    |

- Note 1: All voltages with respect to ground, currents entering the IC are specified positive and currents exiting the IC are negative.
- Note 2: Supply current specified with all outputs set to zero current setting with all inputs driven to well-defined logic levels. SDA and SCL are connected to  $V_{CC}$ . Excludes current through RFS resistors (IRFS). Total current includes  $I_{CC} + 2.5 \times (I_{RFS0} + I_{RFS0})$ .
- Note 3: The output voltage range must be satisfied to ensure the device meets its accuracy and linearity specifications.
- Note 4: Input resistors  $R_{FS}$  must be between  $2.25k\Omega$  and  $9.0k\Omega$  to ensure the device meets its accuracy and linearity specifications.
- **Note 5:** Temperature drift excludes drift caused by external resistor.
- **Note 6:** Differential linearity is defined as the difference between the expected incremental current increase with respect to position and the actual increase. The expected incremental increase is the full-scale range divided by 15.
- **Note 7:** Integral linearity is defined as the difference between the expected value as a function of the setting and the actual value. The expected value is a straight line between the zero and the full-scale values proportional to the setting.
- Note 8: Timing shown is for fast-mode (400kHz) operation. This device is also backward compatible with I<sup>2</sup>C standard-mode timing.
- Note 9: C<sub>B</sub>—total capacitance of one bus line in pF.

# **Pin Description**

| NAME | PIN | FUNCTION                                                                                            |
|------|-----|-----------------------------------------------------------------------------------------------------|
| SDA  | 1   | I <sup>2</sup> C Serial Data. Input/output for I <sup>2</sup> C data.                               |
| SCL  | 2   | I <sup>2</sup> C Serial Clock. Input for I <sup>2</sup> C clock.                                    |
| FS1  | 3   | Full-Scale Calibration Inputs. A resistor to ground on these pins determines the full-scale current |
| FS0  | 5   | for each output. FS0 controls OUT0, FS1 controls OUT1.                                              |
| GND  | 4   | Ground                                                                                              |
| OUT0 | 6   | Current Outputs. Sinks or sources the current determined by the register settings and the           |
| OUT1 | 7   | resistance connected to FS0 and FS1.                                                                |
| Vcc  | 8   | Power Supply                                                                                        |

### Typical Operating Characteristics

(Applies to OUT0 and OUT1.  $V_{CC}$  = 2.7V to 5.0V, SDA = SCL =  $V_{CC}$ ,  $T_A$  = +25°C, and no loads on OUT0, OUT1, FS0, or FS1, unless otherwise noted.)



# Typical Operating Characteristics (continued)

(Applies to OUT0 and OUT1.  $V_{CC}$  = 2.7V to 5.0V, SDA = SCL =  $V_{CC}$ ,  $T_A$  = +25°C, and no loads on OUT0, OUT1, FS0, or FS1, unless otherwise noted.)





# Block Diagram



### **Detailed Description**

The DS4412 contains two I<sup>2</sup>C adjustable-current sources that are each capable of sinking and sourcing current. Each output, OUT0 and OUT1, has 15 sink and 15 source settings that are programmed through the I<sup>2</sup>C interface. The full-scale ranges and corresponding step sizes of the outputs are determined by external resistors, connected to pins FS0 and FS1, which can adjust the output currents over a 4:1 range. The formula to determine the positive and negative full-scale current ranges for each of the four outputs is given by:

 $R_{FS} = (V_{RFS} / I_{FS}) \times (15 / 1.974)$ 

where VRFS is the RFS voltage (see *DC Electrical Characteristics*), and RFS is the external resistor value.

On power-up, the DS4412 outputs zero current. This is done to prevent it from sinking or sourcing an incorrect current before the system host controller has had a chance to modify the device's setting.

As a source for biasing instrumentation or other circuits, the DS4412 provides a simple and inexpensive current source with an I<sup>2</sup>C interface for control. The adjustable full-scale range allows the application to get the most out of its 4-bit sink or source resolution.

When used in adjustable power-supply applications (see *Typical Operating Circuit*), the DS4412 does not affect the initial power-up supply voltage because it defaults to providing zero output current on power-up. As it sources or sinks current into the feedback voltage node, it changes the amount of output voltage required by the regulator to reach its steady state operating point. Using the external resistor, RFS, to set the output current range, the DS4412 provides some flexibility for adjusting the range over which the power supply can be controlled or margined.

### **Memory Organization**

The DS4412's current sources are controlled by writing to the memory addresses in Table 1.

**Table 1. Memory Addresses** 

| MEMORY ADDRESS<br>(HEXADECIMAL) | CURRENT SOURCE |
|---------------------------------|----------------|
| 0xF8                            | OUT0           |
| 0xF9                            | OUT1           |

The format of each output control register is given by:

| MSB |   |   |   |                |                |                | LSB            |
|-----|---|---|---|----------------|----------------|----------------|----------------|
| S   | X | Χ | Χ | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |

#### Where:

| ВІТ | NAME     | FUNCTION                                                                                                            | POWER-ON<br>DEFAULT |
|-----|----------|---------------------------------------------------------------------------------------------------------------------|---------------------|
| S   | Sign Bit | Determines if DAC sources or sinks current. For sink S = 0, for source S = 1.                                       | 0b                  |
| Х   | Reserved | Reserved.                                                                                                           | XXX                 |
| Dx  | Data     | 4-Bit Data Word Controlling DAC Output. Setting 0000b outputs zero current regardless of the state of the sign bit. | 0000b               |

Example: RFS0 =  $4.8k\Omega$  and register 0xF8h is written to a value of 0x8Ah. Calculate the output current.

$$I_{FS} = (0.607 \text{V} / 4.8 \text{k}\Omega) \times (15 / 1.974) = 949.85 \mu\text{A}$$

The MSB of the output register is 1, so the output is sourcing the value corresponding to position Ah (10 decimal). The magnitude of the output current is equal to:

$$949.85\mu A \times (10 / 15) = 633.23\mu A$$

# \_I<sup>2</sup>C Serial Interface Description I<sup>2</sup>C Slave Address

The DS4412's slave address is 90h.

#### I<sup>2</sup>C Definitions

The following terminology is commonly used to describe I<sup>2</sup>C data transfers:

**Master Device:** The master device controls the slave devices on the bus. The master device generates SCL clock pulses and START and STOP conditions.

**Slave Devices:** Slave devices send and receive data at the master's request.

**Bus Idle or Not Busy:** Time between STOP and START conditions when both SDA and SCL are inactive and in their logic-high states. When the bus is idle it often initiates a low-power mode for slave devices.

**START Condition:** A START condition is generated by the master to initiate a new data transfer with a slave. Transitioning SDA from high to low while SCL remains high generates a START condition. See Figure 1 for applicable timing.

**STOP Condition:** A STOP condition is generated by the master to end a data transfer with a slave. Transitioning SDA from low to high while SCL remains high generates a STOP condition. See Figure 1 for applicable timing.

**Repeated START Condition:** The master can use a repeated START condition at the end of one data transfer to indicate that it will immediately initiate a

new data transfer following the current one. Repeated starts are commonly used during read operations to identify a specific memory address to begin a data transfer. A repeated START condition is issued identically to a normal START condition. See Figure 1 for applicable timing.

**Bit Write:** Transitions of SDA must occur during the low state of SCL. The data on SDA must remain valid and unchanged during the entire high pulse of SCL, plus the setup and hold time requirements (Figure 1). Data is shifted into the device during the rising edge of the SCL.

**Bit Read:** At the end of a write operation, the master must release the SDA bus line for the proper amount of setup time (Figure 1) before the next rising edge of SCL during a bit read. The device shifts out each bit of data on SDA at the falling edge of the previous SCL pulse and the data bit is valid at the rising edge of the current SCL pulse. Remember that the master generates all SCL clock pulses, including when it is reading bits from the slave.

Acknowledgement (ACK and NACK): An Acknowledgement (ACK) or Not Acknowledge (NACK) is always the ninth bit transmitted during a byte transfer. The device receiving data (the master during a read or the slave during a write operation) performs an ACK by transmitting a zero during the ninth bit. A device performs a NACK by transmitting a one during the ninth bit. Timing for the ACK and NACK is identical to all other bit writes (Figure 2). An ACK is the acknowledgment that the device is properly receiving data. A NACK is used to terminate a



Figure 1. I<sup>2</sup>C Timing Diagram



Figure 2. I<sup>2</sup>C Communication Examples

read sequence or as an indication that the device is not receiving data.

**Byte Write:** A byte write consists of 8 bits of information transferred from the master to the slave (most significant bit first) plus a 1-bit acknowledgement from the slave to the master. The 8 bits transmitted by the master are done according to the bit-write definition, and the acknowledgement is read using the bit-read definition.

**Byte Read:** A byte read is an 8-bit information transfer from the slave to the master plus a 1-bit ACK or NACK from the master to the slave. The 8 bits of information that are transferred (most significant bit first) from the slave to the master are read by the master using the bit read definition above, and the master transmits an ACK using the bit write definition to receive additional data bytes. The master must NACK the last byte read to terminated communication so the slave will return control of SDA to the master.

**Slave Address Byte:** Each slave on the  $I^2C$  bus responds to a slave address byte sent immediately following a START condition. The slave address byte contains the slave address in the most significant 7 bits and the  $R/\overline{W}$  bit in the least significant bit. The DS4412's slave address is 90h.

When the  $R/\overline{W}$  bit is 0 (such as in 90h), the master is indicating it will write data to the slave. If  $R/\overline{W}=1$  (91h in this case), the master is indicating it wants to read from the slave. If an incorrect slave address is written, the DS4412 assumes the master is communicating with another I<sup>2</sup>C device and ignores the communication until the next START condition is sent.

**Memory Address:** During an I<sup>2</sup>C write operation, the master must transmit a memory address to identify the memory location where the slave is to store the data. The memory address is always the second byte transmitted during a write operation following the slave address byte.

#### I<sup>2</sup>C Communication

Writing to a Slave: The master must generate a START condition, write the slave address byte ( $R/\overline{W}=0$ ), write the memory address, write the byte of data, and generate a STOP condition. Remember that the master must read the slave's acknowledgement during all byte-write operations.

**Reading from a Slave:** To read from the slave, the master generates a START condition, writes the slave address byte with  $R/\overline{W}=1$ , reads the data byte with a NACK to indicate the end of the transfer, and generates a STOP condition.

## Application Information

# Example Calculation for an Adjustable Power Supply

In this example, the Typical Operating Circuit is used as a base to create Figure 3, a 2.0V voltage supply with  $\pm 20\%$  margin. The adjustable power supply has a DC-DC converter output voltage, V<sub>OUT</sub>, of 2.0V and a DC-DC converter feedback voltage, V<sub>FB</sub>, of 0.8V. To determine the relationship of R<sub>OA</sub> and R<sub>OB</sub>, we start with the equation:

$$V_{FB} = \frac{R_{0B}}{R_{0A} + R_{0B}} \times V_{OUT}$$

Substituting  $V_{FB} = 0.8V$  and  $V_{OUT} = 2.0V$ , the relationship between  $R_{OA}$  and  $R_{OB}$  is determined to be:

$$R_{0A} = 1.5 \times R_{0B}$$

 $I_{\rm OUT0}$  is chosen to be 1mA (midrange source/sink current for the DS4412). Summing the currents into the feedback node, we have the following

$$I_{OUTO} = I_{ROB} - I_{ROA}$$

Where:

$$I_{ROB} = \frac{V_{FB}}{R_{OB}}$$

And

$$I_{R0A} = \frac{V_{OUT} - V_{FB}}{R_{0A}}$$

To create a 20% margin in the supply voltage, the value of V<sub>OUT</sub> is set to 2.4V. With these values in place, R<sub>0B</sub> is calculated to be  $267\Omega$ , and R<sub>0A</sub> is calculated to be  $400\Omega$ . The current DAC in this configuration allows the output voltage to be moved linearly from 1.6V to 2.4V using 15 settings. This corresponds to a resolution of 25.8mV/step.

### **Vcc Decoupling**

To achieve the best results when using the DS4412, decouple the power supply with a  $0.01\mu F$  or  $0.1\mu F$  capacitor. Use a high-quality ceramic surface-mount capacitor if possible. Surface-mount components minimize lead inductance, which improves performance, and ceramic capacitors tend to have adequate high-frequency response for decoupling applications.



Figure 3. Example Application Circuit

# Package Information

For the latest package outline information, go to <a href="https://www.maxim-ic.com/DallasPackInfo">www.maxim-ic.com/DallasPackInfo</a>.

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.