## 8XC196MC

INDUSTRIAL MOTOR CONTROL MICROCONTROLLER

87C196MC 16 Kbytes of On-Chip OTPROM*<br>87C196MC, ROM 16 Kbytes of On-Chip Factory-Programmed OTPROM 80C196MC ROMless

■ High-Performance CHMOS 16-Bit CPU
■ 16 Kbytes of On-Chip OTPROM/ Factory-Programmed OTPROM

- 488 bytes of On-Chip Register RAM

■ Register to Register Architecture
■ Up to 53 I/O Lines

- Peripheral Transaction Server (PTS) with 11 Prioritized Sources
- Event Processor Array (EPA)
- 4 High Speed Capture/Compare Modules
- 4 High Speed Compare Modules

■ Two 16-Bit Timers with Quadrature Decoder Input
■ 3-Phase Complementary Waveform Generator

■ 13 Channel 8/10-Bit A/D with Sample/ Hold with Zero Offset Adjustment H/W

■ 14 Prioritized Interrupt Sources
■ Flexible 8-/16-Bit External Bus

- $1.75 \mu \mathrm{~s} 16 \times 16$ Multiply
- $3 \mu \mathrm{~s}$ 32/16 Divide

Idle and Power Down Modes

## Extended Temperature Standard

The 8 XC 196 MC is a 16 -bit microcontroller designed primarily to control 3 phase AC induction and DC brushless motors. The 8XC196MC is based on Intel's MCS® 96 16-bit microcontroller architecture and is manufactured with Intel's CHMOS process.

The 8XC196MC has a three phase waveform generator specifically designed for use in "Inverter" motor control applications. This peripheral allows for pulse width modulation, three phase sine wave generation with minimal CPU intervention. It generates 3 complementary non-overlapping PWM pulses with resolutions of $0.125 \mu \mathrm{~s}$ (edge trigger) or $0.250 \mu \mathrm{~s}$ (centered).

The 8XC196MC has 16 Kbytes on-chip OTPROM/ROM and 488 bytes of on-chip RAM. It is available in three packages; PLCC (84-L), SDIP (64-L) and EIAJ/QFP (80-L).

Note that the 64-L SDIP package does not include P1.4, P2.7, P5.1 and the CLKOUT pins.
Operational characteristics are guaranteed over the temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
The 87C196MC contains 16 Kbytes on-chip OTPROM. The 83C196MC contains 16 Kbytes on-chip ROM. All references to the 80C196MC also refers to the 83C196MC and 87C196MC unless noted.

[^0]

Figure 1. 87C196MC Block Diagram

## PROCESS INFORMATION

This device is manufactured on PX29.5, a CHMOS III-E process. Additional process and reliability information is available in Intel's Components Quality and Reliability Handbook, Order Number 210997.


EXAMPLE: N87C196MC is 84-Lead PLCC OTPROM, 16 MHz .
For complete package dimensional data, refer to the Intel Packaging Handbook (Order Number 240800).

NOTE:

1. EPROMs are available as One Time Programmable (OTPROM) only.

Figure 3. The 8XC196MC Family Nomenclature
Thermal Characteristics

| Package <br> Type | $\theta_{\mathbf{j a}}$ | $\theta_{\mathbf{j c}}$ |
| :---: | :---: | :---: |
| PLCC | $35^{\circ} \mathrm{C} / \mathrm{W}$ | $13^{\circ} \mathrm{C} / \mathrm{W}$ |
| QFP | $56^{\circ} \mathrm{C} / \mathrm{W}$ | $12^{\circ} \mathrm{C} / \mathrm{W}$ |
| SDIP | TBD | TBD |

All thermal impedance data is approximate for static air conditions at 1W of power dissipation. Values will change depending on operation conditions and application. See the Intel Packaging Handbook (order number 240800) for a description of Intel's thermal impedance test methodology.

| Description | Address |
| :---: | :---: |
| External Memory or l/O | $\begin{aligned} & \text { OFFFFH } \\ & 06000 \mathrm{H} \end{aligned}$ |
| Internal ROM/EPROM or External Memory (Determined by $\overline{E A}$ ) | $\begin{aligned} & \text { 5FFFH } \\ & 2080 \mathrm{H} \end{aligned}$ |
| Reserved. Must contain FFH. (Note 5) | $\begin{aligned} & 207 \mathrm{FH} \\ & 205 \mathrm{EH} \end{aligned}$ |
| PTS Vectors | $\begin{aligned} & 205 \mathrm{DH} \\ & 2040 \mathrm{H} \end{aligned}$ |
| Upper Interrupt Vectors | $\begin{aligned} & 203 F H \\ & 2030 H \end{aligned}$ |
| ROM/EPROM Security Key | $\begin{aligned} & 202 \mathrm{FH} \\ & 2020 \mathrm{H} \end{aligned}$ |
| Reserved. Must contain FFH. (Note 5) | $\begin{aligned} & 201 \mathrm{FH} \\ & 201 \mathrm{CH} \end{aligned}$ |
| Reserved. Must Contain 20H (Note 5) | 201BH |
| CCB1 | 201AH |
| Reserved. Must Contain 20H (Note 5) | 2019H |
| CCB0 | 2018H |
| Reserved. Must contain FFH. (Note 5) | $\begin{aligned} & 2017 \mathrm{H} \\ & 2014 \mathrm{H} \end{aligned}$ |
| Lower Interrupt Vectors | $\begin{aligned} & 2013 \mathrm{H} \\ & 2000 \mathrm{H} \end{aligned}$ |
| SFR's | $\begin{aligned} & \text { 1FFFH } \\ & \text { 1FOOH } \end{aligned}$ |
| External Memory | 1EFFH 0200H |
| 488 Bytes Register RAM (Note 1) | 01FFH 0018H |
| CPU SFR's (Notes 1, 3) | $\begin{aligned} & 0017 \mathrm{H} \\ & 0000 \mathrm{H} \end{aligned}$ |

## NOTES:

1. Code executed in locations 0000 H to 03 FFH will be forced external.
2. Reserved memory locations must contain OFFH unless noted.
3. Reserved SFR bit locations must contain 0 .
4. Refer to 8XC196KC for SFR descriptions.
5. WARNING: Reserved memory locations must not be written or read. The contents and/or function of these locations may change with future revisions of the device. Therefore, a program that relies on one or more of these locations may not function properly.

## 8XC196MC

inted．

| $v_{S S}{ }^{1}$ | $\square$ | 64 | 习P5．6／READY |
| :---: | :---: | :---: | :---: |
| P5．0／ALE ${ }^{2}$ |  | 63 | صP5．4 |
| $v_{P P} \square^{3}$ |  | 62 | صextint |
| P5．3／$\overline{\mathrm{RD}} \mathrm{C}^{4}$ |  | 61 | $\mathrm{v}_{\text {s }}$ |
| P5．5／EHE －$^{5}$ |  | 60 | －xtal1 |
| P5．2／WR ${ }^{6}$ |  | 59 | xtal2 |
| P5．7／Busw ${ }^{7}$ |  | 58 | صP6．6／PWM0 |
| ＊P4．6／AD14 ${ }^{8}$ |  | 57 | 口P6．7／PWM 1 |
| ＊P4．5／AD13 9 |  | 56 | 曰P2．6／COMPARE2／CPVER |
| ＊P4．7／AD15 10 |  | 55 | P2．5／COMPARE $1 / \overline{\text { PACT }}$ |
| $\mathrm{V}_{C C}$－11 |  | 54 | 『P2．4／COMPAREO／AINC |
| P4．4／AD12 12 |  | 53 | 曰P2．3／CAPCOM3 |
| P4．3／AD11 13 |  | 52 | －P2．2／CAPCOM $2 / \overline{\text { PROG }}$ |
| P4．2／AD10－14 |  | 51 | －P2．1／CAPCOM $1 / \overline{\text { PALE }}$ |
| P4．1／AD09 15 |  | 50 | صP2．0／CAPCOM0／PVER |
| P4．0／AD08 16 | 8XC 196MC | 49 | PPO．0／ACHO |
| P3．7／AD07 17 |  | 48 | Pro．1／ACH 1 |
| P3．6／AD06 18 |  | 47 | P $\mathrm{PO} .2 / \mathrm{ACH} 2$ |
| P3．5／AD05 19 |  | 46 | 曰P0．3／ACH3 |
| P3．4／AD04 20 |  | 45 | 曰PO．4／ACH4／PMODE． 0 |
| P3．3／AD03 21 |  | 44 | 曰P0．5／ACH5／PMODE． 1 |
| P3．2／ADO2 22 |  | 43 | 曰 $\mathrm{V}_{\mathrm{REF}}$ |
| P3．1／ADO 1 － 23 |  | 42 | $\square \mathrm{AGND}$ |
| P3．0／AD00 24 |  | 41 | صPO．6／ACH6／PMODE． 2 |
| RESET 25 |  | 40 | 『P0．7／ACH7／PMODE． 3 |
| NMI ${ }^{26}$ |  | 39 | $\square \mathrm{P} 1.0 / \mathrm{ACH} 8$ |
| EA 27 |  | 38 | －P1．1／ACH9 |
| $v_{S S} \square^{28}$ |  | 37 | صP1．2／ACH10 |
| $v_{\text {CC }}$－ 29 |  | 36 | صP1．3／ACH11 |
| P6．5／WG3 30 |  | 35 | 曰P6．0／WG1 |
| P6．4／WG3 31 |  | 34 | Pr6．1／WG1 |
| P6．3／WG2 32 |  | 33 | P6．2／WG2 |

NOTE：
＊The pin sequence is correct．
The 64－Lead SDIP package does not include the following pins：P1．4／ACH12，P2．7／COMPARE3，P5．1／INST， CLKOUT．

Figure 2．64－Lead Shrink DIP（SDIP）Package

8XC196MC


Figure 3. 84-Lead PLCC Package


Figure 4. 80-Lead Shrink EIAJQFP (Quad Flat Pack)

8XC196MC

PIN DESCRIPTIONS (Alphabetically Ordered)

| Symbol | Function |
| :---: | :---: |
| $\begin{aligned} & \mathrm{ACHO}-\mathrm{ACH} 12 \\ & \text { (P0.0-P0.7, P1.0-P1.4) } \end{aligned}$ | Analog inputs to the on-chip A/D converter. $\mathrm{ACH} 0-7$ share the input pins with P0.0-7 and $A C H 8-12$ share pins with P1.0-4. If the A/D is not used, the port pins can be used as standard input ports. |
| ANGND | Reference ground for the A/D converter. Must be held at nominally the same potential as $\mathrm{V}_{\mathrm{SS}}$. |
| ALE/ $\overline{\text { ADV }}$ (P5.0) | Address Latch Enable or Address Valid output, as selected by CCR. Both options allow a latch to demultiplex the address/data bus on the signal's falling edge. When the pin is $\overline{\mathrm{ADV}}$, it goes inactive (high) at the end of the bus cycle. ALE/ $\overline{A D V}$ is active only during external memory accesses. Can be used as standard I/O when not used as ALE/ADV. |
| $\overline{\mathrm{BHE}} / \overline{\mathrm{WRH}}$ (P5.5) | Byte High Enable or Write High output, as selected by the CCR. $\overline{\text { BHE }}$ will go low for external writes to the high byte of the data bus. $\overline{\mathrm{WRH}}$ will go low for external writes where an odd byte is being written. $\overline{\mathrm{BHE}} / \overline{\mathrm{WRH}}$ is activated only during external memory writes. |
| BUSWIDTH (P5.7) | Input for bus width selection. If CCR bits 1 and $2=1$, this pin dynamically controls the bus width of the bus cycle in progress. If BUSWIDTH is low, an 8 -bit cycle occurs. If it is high, a 16 -bit cycle occurs. This pin can be used as standard I/O when not used as BUSWIDTH. |
| $\begin{aligned} & \text { CAPCOMPO-CAPCOMP3 } \\ & \text { (P2.0-P2.3) } \end{aligned}$ | The EPA Capture/Compare pins. These pins share P2.0-P2.3. If not used for the EPA, they can be configured as standard I/O pins. |
| CLKOUT | Output of the internal clock generator. The frequency is $1 / 2$ of the oscillator frequency. It has a 50\% duty cycle. |
| $\begin{aligned} & \text { COMPARE0-COMPARE3 } \\ & \text { (P2.4-P2.7) } \end{aligned}$ | The EPA Compare pins. These pins share P2.4-P2.7. If not used for the EPA, they can be configured as standard I/O pins. |
| $\overline{\mathrm{EA}}$ | External Access enable pin. $\overline{\mathrm{EA}}=0$ causes all memory accesses to be external to the chip. $\overline{\mathrm{EA}}=1$ causes memory accesses from location 2000 H to 5 FFFH to be from the on-chip OTPROM/QROM. $\overline{E A}=12.5 \mathrm{~V}$ causes execution to begin in the programming mode. $\overline{E A}$ is latched at reset. |
| EXTINT | A programmable input on this pin causes a maskable interrupt vector through memory location 203 CH . The input may be selected to be a positive/negative edge or a high/low level using WG__PROTECT (1FCEH). |
| INST (P5.1) | INST is high during the instruction fetch from the external memory and throughout the bus cycle. It is low otherwise. This pin can be configured as standard I/O if not used as INST. |
| NMI | A positive transition on this pin causes a non-maskable interrupt which vectors to memory location 203EH. If not used, it should be tied to $\mathrm{V}_{\text {SS }}$. May be used by Intel Evaluation boards. |
| PORT0 | 8-bit high impedance input-only port. Also used as A/D converter inputs. Port0 pins should not be left floating. These pins also used to select programming modes in the OTPROM devices. |
| PORT1 | 5-bit high impedance input-only port. P1.0-P1.4 are also used as A/D converter inputs. In addition, P1.2 and P1.3 can be used as Timer 1 clock input and direction select respectively. |
| PORT2 | 8-bit bidirectional I/O port. All of the Port2 pins are shared with the EPA I/O pins (CAPCOMP0-3 and COMPARE0-3). |
| PORT3 PORT4 | 8-bit bidirectional I/O ports with open drain outputs. These pins are shared with the multiplexed address/data bus which uses strong internal pullups. |
| PORT5 | 8 -bit bidirectional I/O port. 7 of the pins are shared with bus control signals ( $\overline{\mathrm{ALE}}, \mathrm{INST}, \overline{\mathrm{WR}}, \overline{\mathrm{RD}}, \overline{\mathrm{BHE}}$, READY, BUSWIDTH). Can be used as standard I/O. |

PIN DESCRIPTIONS (Alphabetically Ordered) (Continued)

| Symbol | Function |
| :---: | :---: |
| PORT6 | 8 -bit output port. P6.6 and P6.7 output PWM, the others are used as the Wave Form Generator outputs. Can be used as standard output ports. |
| PWM0, PWM1 (P6.6, P6.7) | Programmable duty cycle, Programmable frequency Pulse Width Modulator pins. The duty cycle has a resolution of 256 steps, and the frequency can vary from 122 Hz to 31 KHz ( 16 MHz input clock). Pins may be configured as standard output if PWM is not used. |
| $\overline{\mathrm{RD}}$ (P5.3) | Read signal output to external memory. $\overline{\mathrm{RD}}$ is low only during external memory reads. Can be used as standard I/O when not used as RD. |
| READY (P5.6) | Ready input to lengthen external memory cycles. If READY $=0$, the memory controller inserts wait states until the next positive transition of CLKOUT occurs with READY $=1$. Can be used as standard I/O when not used as READY. |
| $\overline{\text { RESET }}$ | Reset input to and open-drain output from the chip. Held low for at least 16 state times to reset the chip. Input high for normal operation. RESET has an Ohmic internal pullup resistor. |
| $\begin{aligned} & \hline \text { T1CLK } \\ & \text { (P1.2) } \end{aligned}$ | Timer 0 Clock input. This pin has two other alternate functions: ACH10 and P1.2. |
| $\begin{aligned} & \text { T1DIR } \\ & \text { (P1.3) } \end{aligned}$ | Timer 0 Direction input. This pin has two other alternate functions: ACH11 and P1.3. |
| $\mathrm{V}_{\mathrm{PP}}$ | The programming voltage is applied to this pin. It is also the timing pin for the return from Power Down circuit. Connect this pin with a $1 \mu \mathrm{~F}$ capacitor to $\mathrm{V}_{\text {SS }}$ and a $1 \mathrm{M} \Omega$ resistor to $\mathrm{V}_{\mathrm{CC}}$. If the Power Down feature is not used, connect the pin to $\mathrm{V}_{\mathrm{CC}}$. |
| $\begin{aligned} & \text { WG1-WG3/WG1- } \overline{\mathrm{WG} 3} \\ & \text { (P6.0-P6.5) } \end{aligned}$ | 3 phase output signals and their complements used in motor control applications. The pins can also be configured as standard output pins. |
| $\overline{\mathrm{WR}} / \overline{\mathrm{WRL}}$ (P5.2) | Write and Write Low output to external memory. WR will go low every external write. WRL will go low only for external writes to an even byte. Can be used as standard I/O when not used as WR/WRL. |
| XTAL1 | Input of the oscillator inverter and the internal clock generator. This pin should be used when using an external clock source. |
| XTAL2 | Output of the oscillator inverter. |
| $\begin{aligned} & \text { PMODE } \\ & \text { (PO.4-7) } \end{aligned}$ | Determines the EPROM programming mode. |
| $\begin{aligned} & \hline \text { PACT } \\ & \text { (P2.5) } \\ & \hline \end{aligned}$ | A low signal in Auto Programming mode indicates that programming is in process. A high signal indicates programming is complete. |
| $\begin{aligned} & \text { PALE } \\ & \text { (P2.1) } \end{aligned}$ | A falling edge in Slave Programming Mode and Auto Configuration Byte Programming Mode indicates that ports 3 and 4 contain valid programming address/command information (input to slave). |
| $\begin{aligned} & \hline \text { PROG } \\ & \text { (P2.2) } \end{aligned}$ | A falling edge in Slave Programming Mode begins programming. A rising edge ends programming. |
| $\begin{aligned} & \text { PVER } \\ & \text { (P2.0) } \end{aligned}$ | A high signal in Slave Programming Mode and Auto Configuration Byte Programming Mode indicates the byte programmed correctly. |
| $\begin{aligned} & \text { CPVER } \\ & \text { (P2.6) } \end{aligned}$ | Cumulative Program Verification. Pin is high if all locations since entering a programming mode have programmed correctly. |
| $\begin{aligned} & \overline{\text { AINC }} \\ & \text { (P2.4) } \end{aligned}$ | Auto Increment. Active low input enables the auto increment mode. Auto increment will allow reading or writing of sequential EPROM locations without address transactions across the PBUS for each read or write. |

ABSOLUTE MAXIMUM RATINGS
Ambient Temperature
Under Bias . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature ........... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Voltage from $\overline{E A}$ or $V_{P P}$
to $\mathrm{V}_{\mathrm{SS}}$ or ANGND . . . . . . . . . . . . . . . . . . . . +13.00 V
Voltage on $V_{P P}$ or $\overline{E Q}$

Voltage on Any Other Pin
to $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{ANGND} \ldots \ldots . . . .-0.5 \mathrm{~V}$ to $+7.0 \mathrm{~V}(1)$
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . 1.5 W (2)

## NOTES:

1. This includes $V_{P P}$ and $\overline{E A}$ on ROM or CPU only devices. 2. Power dissipation is based on package heat transfer limitations, not device power consumption.

NOTICE: This data sheet contains preliminary information on new products in production. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest data sheet before finalizing a design.
*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

OPERATING CONDITIONS

| Symbol | Description | Min | Max | Units |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Temperature Under Bias | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Digital Supply Voltage | 4.50 | 5.50 | V |
| $\mathrm{~V}_{\text {REF }}$ | Analog Supply Voltage | 4.00 | 5.50 | V |
| $\mathrm{~F}_{\text {OSC }}$ | Oscillator Frequency | 8 | 16 | MHz |

NOTE:
ANGND and $\mathrm{V}_{\mathrm{SS}}$ should be nominally at the same potential. Also $\mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{SS} 1}$ must be at the same potential.

DC ELECTRICAL CHARACTERISTICS (Over Specified Operating Conditions)

| Symbol | Parameter | Min | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage | -0.5 | $0.3 \mathrm{~V}_{\mathrm{CC}}$ | V |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |  |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage <br> Port 2 and 5, P6.6, P6.7, <br> CLKOUT |  | $\begin{gathered} 0.3 \\ 0.45 \\ 1.5 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ | $\begin{aligned} & \mathrm{IOL}=200 \mu \mathrm{~A} \\ & \mathrm{IOL}=3.2 \mathrm{~mA} \\ & \mathrm{IOL}=7 \mathrm{~mA} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\text {OL1 }}$ | Output Low Voltage on Port 3/4 |  | 1.0 | V | $\mathrm{IOL}=15 \mathrm{~mA}$ |
| $\mathrm{V}_{\text {OL2 }}$ | Output Low Voltage on Port 6.0-6.5 |  | 0.45 | V | $\mathrm{lOL}=10 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}-0.3 \\ & \mathrm{~V}_{\mathrm{CC}}-0.7 \\ & \mathrm{~V}_{\mathrm{CC}}-1.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-200 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OH}}=-3.2 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-7 \mathrm{~mA} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\text {th }+}-\mathrm{V}_{\text {th }}$ | Hysteresis Voltage Width on RESET | 0.2 |  | V | Typical |

DC ELECTRICAL CHARACTERISTICS (Over Specified Operating Conditions) (Continued)

| Symbol | Parameter | Min | Typ | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{l}_{\text {LI }}$ | Input Leakage Current on All Input Only Pins |  |  | $\pm 10$ | $\mu \mathrm{A}$ | $\mathrm{OV}<\mathrm{V}_{\mathrm{IN}}<\mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}$ (in RESET) |
| LII | Input Leakage Current on Port0 and Port1 |  |  | $\pm 3$ | $\mu \mathrm{A}$ | $\mathrm{OV}<\mathrm{V}_{\text {IN }}<\mathrm{V}_{\text {REF }}$ |
| IIL | Input Low Current on BD Ports (Note 1) |  |  | -70 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=0.3 \mathrm{~V}_{\mathrm{CC}}$ |
| IL1 | Input Low Current on P5.4 and P2.6 during Reset |  |  | -7 | mA | $0.2 \mathrm{~V}_{\mathrm{CC}}$ |
| ${ }^{\mathrm{IOH}}$ | Output High Current on P5.4 and P2.6 during Reset | -2 |  |  | mA | $0.7 \mathrm{~V}_{\mathrm{CC}}$ |
| ICC | Active Mode Current in Reset |  | 50 | 70 | mA | $\begin{aligned} & \text { XTAL1 }=16 \mathrm{MHz}, \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{REF}}=5.5 \mathrm{~V} \end{aligned}$ |
| IREF | A/D Conversion Reference Current |  | 2 | 5 | mA |  |
| IIDL | Idle Mode Current |  | 15 | 30 | mA |  |
| IPD | Power-Down Mode Current |  | 5 | 50 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{REF}}=5.5 \mathrm{~V}$ |
| $\mathrm{R}_{\text {RST }}$ | $\overline{\text { RESET Pin Pullup Resistor }}$ | 6k |  | 65k | $\Omega$ |  |
| $\mathrm{C}_{S}$ | Pin Capacitance (Any Pin to V ${ }_{\text {SS }}$ ) |  |  | 10 | pF | $\mathrm{F}_{\text {TEST }}=1.0 \mathrm{MHz}$ |

NOTES:

1. BD (Bidirectional ports) include:

P2.0-P2.7, except P2.6
P3.0-P3. 7
P4.0-P4.7
P5.0-P5.3
P5.5-P5.7
2. During normal (non-transient) conditions, the following total current limits apply:

P6.0-P6.5
$\mathrm{IOL}_{\mathrm{OL}}: 40 \mathrm{~mA} \quad \mathrm{I}_{\mathrm{OH}}: 28 \mathrm{~mA}$
P3 $\quad \mathrm{I}_{\mathrm{OL}}: 90 \mathrm{~mA} \quad \mathrm{I}_{\mathrm{OH}:} 42 \mathrm{~mA}$
P4 $\mathrm{IOL}_{\mathrm{OL}} 90 \mathrm{~mA} \quad \mathrm{IOH}_{\mathrm{OH}}: 42 \mathrm{~mA}$
P5, CLKOUT $I_{\mathrm{OL}}: 35 \mathrm{~mA} \quad \mathrm{I}_{\mathrm{OH}}: 35 \mathrm{~mA}$
P2, P6.6, P6.7 $\mathrm{I}_{\mathrm{OL}}: 63 \mathrm{~mA} \quad \mathrm{I}_{\mathrm{OH}}: 63 \mathrm{~mA}$

## EXPLANATION OF AC SYMBOLS

Each symbol is two pairs of letters prefixed by " $T$ " for time. The characters in a pair indicate a signal and its condition, respectively. Symbols represent the time between the two signal/condition points.

## Conditions:

H - High
L - Low
V - Valid
X — No Longer Valid
Z — Floating

## Signals:

A - Address
B — BHE
C — CLKOUT
D - DATA
G — Buswidth
H - HOLD
HA - $\overline{\text { HLDA }}$

L - ALE/ $\overline{\text { ADV }}$
BR - BREQ
$\mathrm{R}-\overline{\mathrm{RD}}$
W - $\overline{\text { WR/WRH/WRL }}$
X - XTAL1
Y - READY
Q — Data Out

AC ELECTRICAL CHARACTERISTICS (Over Specified Operating Conditions)
Test Conditions: Capacitive load on all pins $=100 \mathrm{pF}$, Rise and fall times $=10 \mathrm{~ns}$, Fosc $=16 \mathrm{MHz}$.
The system must meet the following specifications to work with the 87C196MC:

| Symbol | Parameter | Min | Max | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| FXTAL | Frequency on XTAL1 | 8 | 16 | MHz | 3 |
| Tosc | 1/FXTAL | 62.5 | 125 | ns |  |
| $\mathrm{T}_{\text {AVYV }}$ | Address Valid to READY Setup |  | 2 Tosc - 75 | ns |  |
| TLLYV | ALE Low to READY Setup |  | Tosc - 70 | ns | 4 |
| TYLYH | Not READY Time | No Upper Limit |  | ns |  |
| TCLYX | READY Hold after CLKOUT Low | 0 | Tosc - 30 | ns | 1 |
| TLLYX | READY Hold after ALE Low | Tosc - 15 | 2 Tosc - 40 | ns | 1 |
| TAVGV | Address Valid to BUSWIDTH Setup |  | 2 TOSC - 75 | ns |  |
| TllgV | ALE Low to BUSWIDTH Setup |  | Tosc - 60 | ns | 4 |
| TCLGX | Buswidth Hold after CLKOUT Low | 0 |  | ns |  |
| $\mathrm{T}_{\text {AVDV }}$ | Address Valid to Input Data Valid |  | 3 TOSC - 55 | ns | 2 |
| TRLDV | $\overline{\mathrm{RD}}$ Active to Input Data Valid |  | Tosc - 22 | ns | 2 |
| TCLDV | CLKOUT Low to Input Data Valid |  | Tosc - 50 | ns |  |
| $\mathrm{T}_{\text {RHDZ }}$ | End of $\overline{\mathrm{RD}}$ to Input Data Float |  | Tosc | ns |  |
| $\mathrm{T}_{\text {RXDX }}$ | Data Hold after $\overline{\mathrm{RD}}$ Inactive | 0 |  | ns |  |

## NOTES:

1. If Max is exceeded, additional wait states will occur.
2. If wait states are used, add 2 TOSC * N , where $\mathrm{N}=$ number of wait states.
3. Testing performed at 8 MHz . However, the device is static by design and will typically operate below 1 Hz .
4. These timings are included for compatibility with older -90 and BH products. They should not be used for newer highspeed designs.

AC ELECTRICAL CHARACTERISTICS (Continued)
Test Conditions: Capacitive load on all pins $=100 \mathrm{pF}$, Rise and fall times $=10 \mathrm{~ns}, \mathrm{Fosc}_{\mathrm{OS}}=16 \mathrm{MHz}$.
The 87C196MC will meet the following timing specifications:

| Symbol | Parameter | Min | Max | Units | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{XHCH}}$ | XTAL1 to CLKOUT High or Low | 30 | 110 | ns |  |
| TCLCL | CLKOUT Cycle Time | 2 Tosc |  | ns |  |
| $\mathrm{T}_{\text {CHCL }}$ | CLKOUT High Period | TOSC - 10 | Tosc +15 | ns |  |
| TCLLH | CLKOUT Falling Edge to ALE Rising | -5 | 15 | ns |  |
| TLLCH | ALE Falling Edge to CLKOUT Rising | -20 | 15 | ns |  |
| TLHLH | ALE Cycle Time | 4 Tosc |  | ns | 3 |
| TLHLL | ALE High Period | Tosc - 10 | Tosc +10 | ns |  |
| $\mathrm{T}_{\text {AVLL }}$ | Address Setup to ALE Falling Edge | Tosc - 15 |  | ns |  |
| TLLAX | Address Hold after ALE Falling | Tosc - 40 |  | ns |  |
| TLLRL | ALE Falling Edge to $\overline{\mathrm{RD}}$ Falling | Tosc - 30 |  | ns |  |
| TrLCL | $\overline{\mathrm{RD}}$ Low to CLKOUT Falling Edge | 4 | 30 | ns |  |
| TRLRH | $\overline{\mathrm{RD}}$ Low Period | Tosc - 5 | Tosc +25 | ns | 3 |
| $\mathrm{T}_{\text {RHLH }}$ | $\overline{\mathrm{RD}}$ Rising Edge to ALE Rising Edge | Tosc | Tosc +25 | ns | 1 |
| TrLAZ | $\overline{\text { RD Low to Address Float }}$ |  | 5 | ns |  |
| TLLWL | ALE Falling Edge to $\overline{\mathrm{WR}}$ Falling | Tosc - 10 |  | ns |  |
| TCLWL | CLKOUT Low to WR Falling Edge | 0 | 25 | ns |  |
| T QVWH | Data Stable to WR Rising Edge | Tosc - 23 |  | ns |  |
| TCHWH | CLKOUT High to WR Rising Edge | -10 | 15 | ns |  |
| TWLWH | $\overline{\text { WR Low Period }}$ | Tosc - 30 |  | ns | 3 |
| TWHQX | Data Hold after WR Rising Edge | TOSC - 25 |  | ns |  |
| TWHLH | $\overline{\text { WR Rising Edge to ALE Rising Edge }}$ | Tosc - 10 | Tosc +15 | ns | 1 |
| T WHBX | $\overline{\text { BHE, INST Hold after WR Rising }}$ | Tosc - 10 |  | ns |  |
| TWHAX | AD8-15 Hold after WR Rising | Tosc - 30 |  | ns | 2 |
| T RHBX | $\overline{\mathrm{BHE}}$, INST Hold after $\overline{\mathrm{RD}}$ Rising | Tosc - 10 |  | ns |  |
| TRHAX | AD8-15 Hold after $\overline{\text { RD Rising }}$ | Tosc - 30 |  | ns | 2 |

## NOTES:

1. Assuming back to back cycles.
2. 8-bit bus only.
3. If wait states are used, add $2 \mathrm{TOSC}^{*} \mathrm{~N}$, where $\mathrm{N}=$ number of wait states.
inted.


8XC196MC
inted.
READY TIMINGS (One Wait State)


BUSWIDTH TIMINGS


EXTERNAL CLOCK DRIVE

| Symbol | Parameter | Min | Max | Units |
| :--- | :--- | :---: | :---: | :---: |
| $1 / T_{\text {XLXL }}$ | Oscillator Frequency | 8 | 16.0 | MHz |
| $\mathrm{T}_{\text {XLXL }}$ | Oscillator Period | 62.5 | 125 | ns |
| $\mathrm{~T}_{\mathrm{XHXX}}$ | High Time | 22 |  | ns |
| $\mathrm{~T}_{\mathrm{XLXX}}$ | Low Time | 22 |  | ns |
| $\mathrm{~T}_{\mathrm{XLXH}}$ | Rise Time |  | 10 | ns |
| $\mathrm{~T}_{\mathrm{XHXL}}$ | Fall Time |  | 10 | ns |

EXTERNAL CRYSTAL CONNECTIONS


NOTE:
Keep oscillator components close to chip and use short, direct traces to XTAL1, XTAL2 and $\mathrm{V}_{\mathrm{SS}}$. When using crystals, $\mathrm{C} 1=20 \mathrm{pF}, \mathrm{C} 2=20 \mathrm{pF}$. When using ceramic resonators, consult manufacturer for recommended circuitry.

EXTERNAL CLOCK DRIVE WAVEFORMS

An external oscillator may encounter as much as a 100 pF load at XTAL1 when it starts-up. This is due to interaction between the amplifier and its feedback capacitance. Once the external signal meets the $\mathrm{V}_{\text {IL }}$ and $\mathrm{V}_{\mathrm{IH}}$ specifications the capacitance will not exceed 20 pF .

## AC TESTING INPUT, OUTPUT WAVEFORMS



EXTERNAL CLOCK CONNECTIONS



## 8XC196MC

## A TO D CHARACTERISTICS

The sample and conversion time of the A/D converter in the 8 -bit or 10 -bit modes is programmed by loading a byte into the AD__TIME Special Function Register. This allows optimizing the A/D operation for specific applications. The AD__TIME register is functional for all possible values, but the accuracy of the A/D converter is only guaranteed for the times specificed in the operating conditions table.

The value loaded into AD__TIME bits 5, 6, 7 determines the sample time, $T_{S A M}$, and is calculated using the following formula:

$$
\mathrm{SAM}=\frac{\left(T_{S A M} \times \mathrm{F}_{\mathrm{OSC}}\right)-2}{8}
$$

$T_{\text {SAM }}=$ Sample time,$\mu \mathrm{s}$
FOSC $=$ Processor frequency, MHz
SAM $=$ Value loaded into AD__TIME bits 5, 6, 7

SAM must be in the range 1 through 7 .
The value loaded into AD__TIME bits $0-5$ determines the conversion time, TCONV, and is calculated using the following formula:

$$
\mathrm{CONV}=\frac{\left(\mathrm{T}_{\mathrm{CONV}} \times \mathrm{F}_{\mathrm{OSC}}\right)-3}{2 \mathrm{~B}}-1
$$

$$
\begin{aligned}
& \text { TCONV }=\text { Conversion time, } \mu \mathrm{s} \\
& \text { FOSC }=\text { Processor frequency, } \mathrm{MHz} \\
& \mathrm{~B}=8 \text { for } 8 \text {-bit conversion } \\
& \mathrm{B}=10 \text { for } 10 \text {-bit conversion } \\
& \text { CONV }=\text { Value loaded into } A D \_ \text {_IME } \\
& \text { bits } 0-5
\end{aligned}
$$

CONV must be in the range 2 through 31 .
The converter is ratiometric, so absolute accuracy is dependent on the accuracy and stability of $V_{\text {REF }}$. $\mathrm{V}_{\text {REF }}$ must be close to $\mathrm{V}_{\mathrm{CC}}$ since it supplies both the resistor ladder and the analog portion of the converter and input port pins. There is also an AD__TEST SFR that allows for conversion on ANGND and $\mathrm{V}_{\text {REF }}$ as well as adjusting the zero offset. The absolute error listed is WITHOUT doing any adjustments.

## A/D CONVERTER SPECIFICATION

The specifications given assume adherence to the operating conditions section of this data sheet. Testing is performed with $\mathrm{V}_{\mathrm{REF}}=5.12 \mathrm{~V}$ and 16.0 MHz operating frequency. After a conversion is started, the device is placed in the IDLE mode until the conversion is complete.

## 10-BIT MODE A/D OPERATING CONDITIONS

| Symbol | Description | Min | Max | Units |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Temperature | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Digital Supply Voltage | 4.50 | 5.50 | V |
| $\mathrm{~V}_{\mathrm{REF}}$ | Analog Supply Voltage | 4.00 | 5.50 | $\mathrm{~V}^{(1)}$ |
| $\mathrm{T}_{\text {SAM }}$ | Sample Time | 1.0 |  | $\mu \mathrm{~s}\left({ }^{(2)}\right.$ |
| $\mathrm{T}_{\text {CONV }}$ | Conversion Time | 10.0 | 20.0 | $\mu \mathrm{~s}^{(2)}$ |
| $\mathrm{F}_{\mathrm{OSC}}$ | Oscillator Frequency | 8.0 | 16.0 | MHz |

NOTES:
ANGND and $V_{S S}$ should nominally be at the same potential.

1. $\mathrm{V}_{\text {REF }}$ must be within 0.5 V of $\mathrm{V}_{\mathrm{CC}}$
2. The value of AD_TIME is selected to meet these specifications.

10-BIT MODE A/D CHARACTERISTICS (Over Specified Operating Conditions)

| Parameter | Typical(1) | Min | Max | Units* |
| :---: | :---: | :---: | :---: | :---: |
| Resolution |  | $\begin{gathered} 1024 \\ 10 \end{gathered}$ | $\begin{gathered} 1024 \\ 10 \end{gathered}$ | Levels Bits |
| Absolute Error |  | 0 | $\pm 4$ | LSBs |
| Full Scale Error | $0.25 \pm 0.5$ |  |  | LSBs |
| Zero Offset Error | $0.25 \pm 0.5$ |  |  | LSBs |
| Non-Linearity | $1.0 \pm 2.0$ |  | $\pm 4$ | LSBs |
| Differential Non-Linearity |  | >-1 | +2 | LSBs |
| Channel-to-Channel Matching | $\pm 0.1$ | 0 | $\pm 1.0$ | LSBs |
| Repeatability | $\pm 0.25$ | 0 |  | LSBs |
| Temperature Coefficients: <br> Offset <br> Full Scale Differential Non-Linearity | $\begin{aligned} & 0.009 \\ & 0.009 \\ & 0.009 \end{aligned}$ |  |  | $\begin{aligned} & \text { LSB/C } \\ & \text { LSB/C } \\ & \text { LSB/C } \end{aligned}$ |
| Off Isolation |  | -60 |  | dB(2, 3) |
| Feedthrough | -60 |  |  | dB (2) |
| $\mathrm{V}_{\text {CC }}$ Power Supply Rejection | -60 |  |  | dB (2) |
| Input Series Resistance |  | 750 | 2K | $\Omega^{(4)}$ |
| Voltage on Analog Input Pin |  | ANGND - 0.5 | $\mathrm{V}_{\text {REF }}+0.5$ | $\mathrm{V}(5,6)$ |
| Sampling Capacitor | 3 |  |  | pF |
| DC Input Leakage | $\pm 1$ | 0 | $\pm 3.0$ | $\mu \mathrm{A}$ |

## NOTES:

*An "LSB", as used here has a value of approximately 5 mV . (See Embedded Microcontrollers and Processors Handbook for A/D glossary of terms).

1. These values are expected for most parts at $25^{\circ} \mathrm{C}$ but are not tested or guaranteed.
2. DC to 100 KHz .
3. Multiplexer Break-Before-Make is guaranteed.
4. Resistance from device pin, through internal MUX, to sample capacitor.
5. These values may be exceeded if the pin current is limited to $\pm 2 \mathrm{~mA}$.
6. Applying voltages beyond these specifications will degrade the accuracy of other channels being converted.
7. All conversions performed with processor in IDLE mode.

PRELOMONARY

## 8-BIT MODE A/D OPERATING CONDITIONS

| Symbol | Description | Min | Max | Units |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Temperature | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Digital Supply Voltage | 4.50 | 5.50 | V |
| $\mathrm{~V}_{\text {REF }}$ | Analog Supply Voltage | 4.00 | 5.50 | $\mathrm{~V}^{(1)}$ |
| $\mathrm{T}_{\text {SAM }}$ | Sample Time | 1.0 |  | $\mu \mathrm{~s}^{(2)}$ |
| $\mathrm{T}_{\text {CONV }}$ | Conversion Time | 7.0 | 20.0 | $\mu \mathrm{~s}^{(2)}$ |
| $\mathrm{F}_{\text {OSC }}$ | Oscillator Frequency | 8.0 | 16.0 | MHz |

NOTES:
ANGND and $V_{S S}$ should nominally be at the same potential.

1. $\mathrm{V}_{\text {REF }}$ must be within 0.5 V of $\mathrm{V}_{\mathrm{CC}}$.
2. The value of AD_TIME is selected to meet these specifications.

8-BIT MODE A/D CHARACTERISTICS (Over the Above Operating Conditions)

| Parameter | Typical(1) | Min | Max | Units* |
| :---: | :---: | :---: | :---: | :---: |
| Resolution |  | $\begin{gathered} 256 \\ 8 \end{gathered}$ | $\begin{gathered} 256 \\ 8 \end{gathered}$ | Level Bits |
| Absolute Error |  | 0 | $\pm 1$ | LSBs |
| Full Scale Error | $\pm 0.5$ |  |  | LSBs |
| Zero Offset Error | $\pm 0.5$ |  |  | LSBs |
| Non-Linearity |  | 0 | $\pm 1$ | LSBs |
| Differential Non-Linearity |  | $>-1$ | +1 | LSBs |
| Channel-to-Channel Matching |  | 0 | $\pm 1.0$ | LSBs |
| Repeatability | $\pm 0.25$ |  |  | LSBs |
| Temperature Coefficients: <br> Offset <br> Full Scale Differential Non-Linearity | $\begin{aligned} & 0.003 \\ & 0.003 \\ & 0.003 \end{aligned}$ |  |  | $\begin{aligned} & \text { LSB/C } \\ & \text { LSB/C } \\ & \text { LSB/C } \end{aligned}$ |
| Off Isolation |  | -60 |  | $\mathrm{dB}(2,3)$ |
| Feedthrough | -60 |  |  | dB (2) |
| $\mathrm{V}_{\text {CC }}$ Power Supply Rejection | -60 |  |  | dB (2) |
| Input Series Resistance |  | 750 | 2 K | $\Omega^{(4)}$ |
| Voltage on Analog Input Pin |  | $\mathrm{V}_{S S}-0.5$ | $\mathrm{V}_{\text {REF }}+0.5$ | $\mathrm{V}(5,6)$ |
| Sampling Capacitor | 3 |  |  | pF |
| DC Input Leakage | $\pm 1$ | 0 | $\pm 3.0$ | $\mu \mathrm{A}$ |

## NOTES:

*An "LSB" as used here, has a value of approximately 20 mV . (See Embedded Microcontrollers and Processors Handbook for A/D glossary of terms).

1. These values are expected for most parts at $25^{\circ} \mathrm{C}$ but are not tested or guaranteed.
2. DC to 100 KHz .
3. Multiplexer Break-Before-Make is guaranteed.
4. Resistance from device pin, through internal MUX, to sample capacitor.
5. These values may be exceeded if the pin current is limited to $\pm 2 \mathrm{~mA}$.
6. Applying voltages beyond these specifications will degrade the accuracy of other channels being converted.
7. All conversions performed with processor in IDLE mode.

8XC196MC

EPROM SPECIFICATIONS

## OPERATING CONDITIONS

| Symbol | Description | Min | Max | Units |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Temperature during Programming | 20 | 30 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage during Programming | 4.5 | 5.5 | $\mathrm{~V}(1)$ |
| $\mathrm{V}_{\text {REF }}$ | Reference Supply Voltage during Programming | 4.5 | 5.5 | $\mathrm{~V}(1)$ |
| $\mathrm{V}_{\mathrm{PP}}$ | Programming Voltage | 12.25 | 12.75 | $\mathrm{~V}(2)$ |
| $\mathrm{V}_{\mathrm{EA}}$ | EA Pin Voltage | 12.25 | 12.75 | $\mathrm{~V}(2)$ |
| $\mathrm{F}_{\mathrm{OSC}}$ | Oscillator Frequency during Auto <br> and Slave Mode Programming | 6.0 | 8.0 | MHz |
| $\mathrm{T}_{\mathrm{OSC}}$ | Oscillator Frequency during <br> Run-Time Programming | 6.0 | 12.0 | MHz |

NOTES:

1. $V_{C C}$ and $V_{\text {REF }}$ should nominally be at the same voltage during programming.
2. $V_{P P}$ and $V_{E A}$ must never exceed the maximum specification, or the device may be damaged.
3. $V_{S S}$ and ANGND should nominally be at the same potential (OV).
4. Load capacitance during Auto and Slave Mode programming $=150 \mathrm{pF}$.

## AC EPROM PROGRAMMING CHARACTERISTICS

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| TSHLL | Reset High to First PALE Low | 1100 |  | Tosc |
| TLLLH | PALE Pulse Width | 50 |  | Tosc |
| $\mathrm{T}_{\text {AVLL }}$ | Address Setup Time | 0 |  | Tosc |
| TLLAX | Address Hold Time | 100 |  | Tosc |
| TPLDV | PROG Low to Word Dump Valid |  | 50 | Tosc |
| TPHDX | Word Dump Data Hold |  | 50 | Tosc |
| T ${ }_{\text {DVPL }}$ | Data Setup Time | 0 |  | Tosc |
| TPLDX | Data Hold Time | 400 |  | Tosc |
| $\mathrm{TPLPH}^{(1)}$ | $\overline{\text { PROG Pulse Width }}$ | 50 |  | Tosc |
| $\mathrm{T}_{\text {PHLL }}$ | PROG High to Next PALE Low | 220 |  | Tosc |
| TLHPL | PALE High to PROG Low | 220 |  | Tosc |
| $\mathrm{T}_{\text {PHPL }}$ | $\overline{\text { PROG }}$ High to Next PROG Low | 220 |  | Tosc |
| TPHIL | PROG High to AINC Low | 0 |  | Tosc |
| TILIH | $\overline{\text { AINC Pulse Width }}$ | 240 |  | Tosc |
| $\mathrm{T}_{\text {ILVH }}$ | PVER Hold after AINC Low | 50 |  | Tosc |
| TILPL |  | 170 |  | Tosc |
| $\mathrm{T}_{\text {PHVL }}$ | $\overline{\text { PROG High to } \overline{\text { PVER Valid }} \text { d }{ }^{\text {a }} \text { ( }}$ |  | 220 | Tosc |

## NOTE:

1. This specification is for the Word Dump Mode. For programming pulses, use the Modified Quick Pulse Algorithm.

## DC EPROM PROGRAMMING CHARACTERISTICS

| Symbol | Parameter | Min | Max | Units |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{PP}}$ | $\mathrm{V}_{\mathrm{PP}}$ Supply Current (When Programming) |  | 100 | mA |

NOTE:
Do not apply $\mathrm{V}_{\mathrm{PP}}$ until $\mathrm{V}_{\mathrm{CC}}$ is stable and within specifications and the oscillator/clock has stabilized or the device may be damaged.

SLAVE PROGRAMMING MODE DATA PROGRAM MODE WITH SINGLE PROGRAM PULSE


NOTE:
P3.0 must be high ("1")

SLAVE PROGRAMMING MODE IN WORD DUMP WITH AUTO INCREMENT


SLAVE PROGRAMMING MODE TIMING IN DATA PROGRAM WITH REPEATED PROG PULSE AND AUTO INCREMENT


## 87C196MC DESIGN CONSIDERATIONS

When an indirect shift during divide occurs the upper 3 bits of the shift count are not masked completely. If the shift count register has the value $32 *$ n where $n$ $=1,3,5$ or 7 , the operand will be shifted 32 times. This should have resulted in no shift taking place.

## DATA SHEET REVISION HISTORY

This data sheet (270946-004) is valid for devices with a " B " at the end of the topside tracking number. Data sheets are changed as new device information becomes available. Verify with your local Intel sales office that you have the latest version before finalizing a design or ordering devices.

The following important differences exist between this data sheet (270946-002) and the previous version (270946-003):

1. The data sheet was reorganized to standard format.
2. Added 83C196MC device.
3. Added package thermal characteristics.
4. Added note on missing pins on SDIP package.
5. Removed SFR maps (now in user's manual).
6. Added note on $T_{\text {LLYV }}$ and $T_{\text {LLGV }}$ specifications.
7. Changed 10-bit mode $\mathrm{T}_{\text {CONV }}(\mathrm{MIN})$ to $10.0 \mu \mathrm{~s}$ from $15.0 \mu \mathrm{~s}$.
8. Changed 10-bit mode $\mathrm{T}_{\mathrm{CONV}}$ (MAX) to $20.0 \mu \mathrm{~s}$ from $18.0 \mu \mathrm{~s}$.
9. Changed VREF (MIN) in 8- and 10-bit mode to 4.0 V from 4.5 V .

The following important differences exist between data sheet 270946-003 and the previous version (270946-002):

1. The data sheet title was changed to better reflect the purpose of the 87C196MC as an AC Inverter/ DC Brushless Motor Control Microcontroller.
2. The standard temperature range for this part now covers $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
3. EXTINT function description now includes WG__PROTECT (1FCEH) as the name and address of the register used to select positive/negative or high/low detection for EXTINT.
4. The memory range 01F00H-01FBFH was added to the SFR map as RESERVED.
5. $I_{I L}$ changed from $-60 \mu \mathrm{~A}$ to $-70 \mu \mathrm{~A}$.
6. I REF changed from 5 mA to 2 mA maximum and the typical specification was removed.
7. The READY description of the READY TIMINGS (One Wait State) graphic was modified to denote the shifting of the leading edge of READY versus frequency. At 16 MHz the falling edge of READY occurs before the falling edge of ALE.
8. AC Testing Input, Output Waveform was changed to reflect inputs driven at 3.5 V for a Logic " 1 " and .45 V for a Logic " 0 " and timing measurements made at 2.0 V for a Logic "1" and 0.8 V for a Logic " 0 ".
9. Float Waveform was changed from $\mathrm{l}_{\mathrm{OL}} / \mathrm{I}_{\mathrm{OH}}=$ $\pm 15 \mathrm{~mA}$ to $\mathrm{l}_{\mathrm{OL}} / \mathrm{l}_{\mathrm{OH}} \leq \pm 15 \mathrm{~mA}$
10. $A D \_$_IME register for 10-bit conversions was changed from 0 C 7 H to 0 D 8 H . The number of sample time states was changed from 24 to 25 states, the conversion time states was changed from 80 to 240 states, and the total conversion time for AD__TIME $=$ D8H replaced the total conversion time for $A D \_$TIME $=\mathrm{C} 7 \mathrm{H}$.
11. The number of sample time states for an 8 -bit conversion was changed from 20 states to 21 states.
12. There is a single entry in the ERRATA section of this version of the data sheet concerning the results of an indirect shift during divide.

The following important differences exist between this data sheet (270946-002) and the previous version (270946-001):

1. $\mathrm{T}_{\mathrm{A}}$ Ambient Temperature Under Bias Min changed from $-20^{\circ} \mathrm{C}$ to $-40^{\circ} \mathrm{C}$.
2. I REF A/D Conversion Reference Current Max changed from 5 mA to 2 mA .
3. Testing levels changed from TTL values to CMOS values.
4. A/D Input Series Resistance Max changed from $1.2 \mathrm{~K} \Omega$ to $2 \mathrm{~K} \Omega$.

[^0]:    *OTPROM (One Time Programmable Read Only Memory) is the same as EPROM but it comes in an unwindowed package and cannot be erased. It is user programmable.

