Data sheet acquired from Harris Semiconductor SCHS051 ## CD4066B Types # CMOS Quad Bilateral Switch For Transmission or Multiplexing of Analog or Digital Signals High-Voltage Types (20-Volt Rating) ■ CD4066B is a quad bilateral switch intended for the transmission or multiplexing of analog or digital signals. It is pin-forpin compatible with RCA-CD4016B, but exhibits a much lower on-state resistance. In addition, the on-state resistance is relatively constant over the full input-signal range. The CD4066B consists of four independent bilateral switches. A single control signal is required per switch. Both the p and the n device in a given switch are biased on or off simultaneously by the control signal. As shown in Fig. 1, the well of the n-channel device on each switch is either tied to the input when the switch is on or to VSS when the switch is off. This configuration eliminates the variation of the switch-transistor threshold voltage with input signal, and thus keeps the on-state resistance low over the full operating-signal range. The advantages over single-channel switches include peak input-signal voltage swings equal to the full supply voltage, and more constant on-state impedance over the input-signal range. For sample-and-hold applications, however, the CD4016B is recommended. The CD4066B is available in 14-lead ceramic dual-in-line packages (D and F suffixes), 14-lead plastic dual-in-line packages (E suffix), and in chip form (H suffix) #### Features: - 15-V digital or ±7.5-V peak-to-peak switching - 125Ω typical on-state resistance for 15-V operation - lacksquare Switch on-state resistance matched to within 5 $\Omega$ over 15-V signal-input range - On-state resistance flat over full peak-to-peak signal range - High on/off output-voltage ratio: 80 dB typ. @ $f_{is}$ = 10 kHz, $R_L$ = 1 k $\Omega$ - High degree of linearity: <0.5% distortion typ. @ f<sub>is</sub> = 1 kHz, V<sub>is</sub> = 5 Vp-p, V<sub>DD</sub> – V<sub>SS</sub> ≥ 10 V, R<sub>L</sub> = 10 kΩ - Extremely low off-state switch leakage resulting in very low offset current and high effective off-state resistance: 10 pA typ. @ VDD — VSS = 10 V, TA = 25°C - Extremely high control input impedance (control circuit isolated from signal circuit): 1012 Ω typ. - Low crosstalk between switches: -50 dB typ. @ f<sub>is</sub> = 8 MHz, R<sub>1</sub> = 1 kΩ - Matched control-input to signal-output capacitance: Reduces output signal transients - Frequency response, switch on = 40 MHz (typ.) - 100% tested for quiescent current at 20 V - 5-V, 10-V, and 15-V parametric ratings - Meets all requirements of JEDEC Tentative Standard No. 13B,"Standard Specifications for Description of "B" Series CMOS Devices" #### Applications: - Analog signal switching/multiplexing Signal gating Modulator Squelch control Demodulator Chopper Commutating switch - Digital signal switching/Multiplexing - Transmission-gate logic implementation - Analog-to-digital & digital-to-analog conversion - Digital control of frequency, impedance, phase, and analog-signal gain #### RECOMMENDED OPERATING CONDITIONS lf.dzsc.com For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges: | | CHARACTERISTIC | LIN | 1181170 | | |-----|--------------------------------------------|------|---------|-------| | | CHARACTERISTIC | Min. | Max. | UNITS | | 150 | Poly-Voltage Range (For TA = Full Package- | | | | | 1 | emperature Range) | 3 | 18 | ٧ | Fig. 1 — Schematic diagram of 1 of 4 identical switches and its associated control circuitry. #### **ELECTRICAL CHARACTERISTICS** | ELLOTRICAL OF | HARACTERISTICS | | | | | | | | | | |-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|------------------------------------------|------|------|------|-------------------|----------------|------------------| | CHARACTERISTIC | TEST CONDITIONS | | | LIMITS AT INDICATED<br>TEMPERATURES (°C) | | | | | | U<br>N<br>I<br>T | | | V <sub>IN</sub> V <sub>DD</sub> | | +25 | | | | | 25 | | | | | | (V) | (V) | -55 | -40 | +85 | +125 | Тур. | Max. | | | | | 0,5 | 5 | 0.25 | 0.25 | 7.5 | 7.5 | 0.01 | 0.25 | | | Quiescent Device | | 0,10 | 10 | 0.5 | 0.5 | 15 | 15 | 0.01 | 0.5 | μА | | Current, I <sub>DD</sub> | | 0,15 | 15 | 1 | 1. | 30 | 30 | 0.01 | 1 | Į. | | | | 0,20 | 20 | 5 | 5 | 150 | 150 | 0.02 | 5 | | | Signal Inputs (V <sub>is</sub> | and Output (V <sub>os</sub> ) | | | | | | | | | | | 0.0 | V <sub>C</sub> = V <sub>DD</sub> | | | | | • | | | | - | | On-State<br>Resistance, ron | R <sub>L</sub> = 10 kΩ returned | | 5 | 800 | 850 | 1200 | 1300 | 470 | 1050 | | | Max. | to V <sub>DD</sub> – V <sub>SS</sub> | | 10 | 310 | 330 | 500 | 550 | - | 400 | Ω | | - | Vis = VSS to VDD | | 15 | 200 | 210 | 300 | 320 | 125 | 240 | ". | | ∆On-State | | | 5 | _ | _ : | _ | _ | 15 | _ | | | Resistance | $R_L=10k\Omega$ , $V_C=V_{DD}$ | | 10 | _ | | _ | | 10 | <del>-</del> - | Ω | | Between Any<br>2 Switches, Δr <sub>on</sub> | 2 | | 15 | | _ | _ | | 5 | | 32 | | Total Harmonic<br>Distortion,<br>THD | $V_C=V_{DD}=5 V$ , $V_{SS}=-$<br>= $5 V$ (Sine wave centered<br>$R_L=10 k\Omega$ , $f_{is}=1 kHz$ sin | | | | _ | - | _ | 0.4 | - | % | | -3dB Cutoff<br>Frequency<br>(Switch on) | $V_C = V_{DD} = 5 V$ , $V_{SS} = -5 = 5 V$ (Sine wave centere $R_L = 1 \text{ k(2)}$ , | | | <b>-</b> , . | _ | | | 40 | - | MHz | | -50dB Feed-<br>through<br>Frequency<br>(Switch off) | $V_C = V_{SS} = -5 \text{ V}, V_{is(p-p)}$<br>Sine wave centerd on $0$<br>$R_L = 1 \text{ k}\Omega$ | o) = 5 V<br>V | , | | • | _ | _ | 1 | _ | MHz | | Input/Output<br>Leakage Current<br>(Switch off)<br>Iis Max. | $V_{C} = 0 V$<br>$V_{is} = 18 V; V_{OS} = 0 V, V_{is} = 0V;$<br>$V_{OS} = 18 V$ | | 18 | ±0.1 | ±0.1 | ±1 | ±1 | ±10 <sup>-5</sup> | ±0.1 | μΑ | | -50 dB<br>Crosstalk<br>Frequency | $\begin{array}{l} V_{C}(A) = V_{DD} = \\ +5 \ V, \ V_{C}(B) = V_{SS} \\ = -5 \ V, \ V_{is}(A) = \\ 5 \ V_{p-p}, \ 50 \ \Omega \ \ \text{source} \\ R_{L} = 1 \ k\Omega \end{array}$ | | | | - | | | 8 | - | MHż | | Propagation | R <sub>L</sub> = 200 kΩ | | 5 | _ | _ | _ | _ | 20 | 40 | | | Delay (Signal | VC = V <sub>DD</sub> , V <sub>SS</sub> =<br>GND, CL = 50 pF | | 10 | _ | _ | | - | 10 | 20 | ns | | Input to Signal<br>Output) t <sub>pd</sub> | $V_{is} = 10 \text{ V}$ (Square wave centered on 5 V $t_r$ , $t_f = 20 \text{ ns}$ | | 1.5 | - | | - | – | 7 | - 15 | | | Capacitance:<br>Input, C <sub>is</sub> | V <sub>DD</sub> = +5 V | | | _ | _ | _ | _ | 8 | _ | | | Output, C <sub>OS</sub> | V <sub>C</sub> = V <sub>SS</sub> = -5 V | | | _ | - | - | - | 8 | - | рF | | Feedthrough,<br>C <sub>ios</sub> | | | | _ | _ | _ | - | 0.5 | _ | | Fig. 2— Typical on-state resistance vs. input signal voltage (all types). Fig. 3— Typical on-state vs. input signal voltage (all types). Fig. 4— Typical on-state resistance vs. input signal voltage (all types). Fig. 5— on-state resistance vs. input signal voltage (all types). 5 7.5 pF | <b>∀</b> 00 | KE!THLEY<br>.160 DIGITAL<br>MULTIMETER | | |-------------|----------------------------------------|--------------------------| | IO KΩ | TG IKE Y X-Y | H.P.<br>MOSELEY<br>7030A | | ' | × | | | | | 9205 - 22716 | Fig. 7 — Channel on-state resistance measurement circuit. Fig. 8—Typical ON characteristics for 1 of 4 Channels. Fig. 9 — Power dissipation per package vs. switching frequency. Capacitance, CIN Fig. 6— Determination of $r_{qq}$ as a test condition for control input high voltage ( $V_{IHC}$ ) specification. Fig. 10 - Capacitance test circuit. Fig. 11 - Off-switch input or output leakage. Fig. 12 — Propagation delay time signal input $(V_{is})$ to signal output $(V_{OS})$ . Fig. 13 - Crosstalk-control input to signal output. Fig. 14 — Propagation delay t<sub>PLH</sub>, t<sub>PHL</sub> controlsignal output. Delay is measured at V<sub>os</sub> level of +10% from ground (turn-on) or on-state output level (turn-off). Fig. 15 — Maximum allowable control input repetition rate. Fig. 16 - Input leakage current test circuit. Fig. 17— 4-channel PAM multiplex system diagram. Fig. 18 - Bidirectional signal transmission via digital control logic. ## CD4066BH CHIP DIMENSIONS AND PAD LAYOUT Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$ inch). #### SPECIAL CONSIDERATIONS - CD4066B - In applications that employ separate power sources to drive V<sub>DD</sub> and the signal inputs, the V<sub>DD</sub> current capability should exceed V<sub>DD</sub>/R<sub>L</sub> (R<sub>L</sub> = effective external load of the four CD4066B bilateral switches). This provision avoids any permanent current flow or clamp action on the V<sub>DD</sub> supply when power is applied or removed from the CD4066B. - In certain applications, the external load-resistor current may include both VDD and signal-line components. To avoid drawing VDD current when switch current flows into terminals 1,4,8, or 11, the voltage drop across the bidirectional switch must not exceed 0.8 volts (calculated from RON values shown). No Vpp current will flow through RL if the switch current flows into terminals 2,3,9, or 10. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated