FEATURES
High Speed
400 MHz －3 dB Full Power Bandwidth 2000 V／us Slew Rate
Fixed Gain of 2 with No External Components
Internal Common－Mode Feedback to Improve Gain
and Phase Balance
-60 dB ＠ 10 MHz
Separate Input to Set the Common－Mode Output Voltage
Low Distortion
68 dB SFDR＠ $5 \mathrm{MHz} 200 \Omega$ Load
Low Power 7.5 mA＠ 3 V
Power Supply Range＋2．7 V to $\pm 5 \mathrm{~V}$

## APPLICATIONS

Video Line Driver
Digital Line Driver
Low Power Differential ADC Driver
Differential In／Out Level Shifting
Single－Ended Input to Differential Output Driver

## GENERAL DESCRIPTION

The AD8131 is a differential or single－ended input to differen－ tial output driver requiring no external components for a fixed gain of 2 ．The AD8131 is a major advancement over op amps for driving signals over long lines or for driving differential input ADCs．The AD8131 has a unique internal feedback feature that provides output gain and phase matching that are balanced to -60 dB at 10 MHz ，reducing radiated EMI and suppressing harmonics．Manufactured on ADI＇s next generation XFCB bipolar process，the AD8131 has a -3 dB bandwidth of 400 MHz and delivers a differential signal with very low harmonic distortion．

The AD8131 is a differential driver for the transmission of high－speed signals over low－cost twisted pair or coax cables． The AD8131 can be used for either analog or digital video signals or for other high－speed data transmission．The AD8131 driver is capable of driving either Cat 3 or Cat5 twisted pair or coax with minimal line attenuation．The AD8131 has considerable cost and performance improvements over discrete line driver solutions．

FUNCTIONAL BLOCK DIAGRAM


Figure 1．Output Balance Error vs．Frequency

The AD8131 can replace transformers in a variety of applica－ tions preserving low frequency and dc information．The AD8131 does not have the susceptibility to magnetic interference and hysteresis of transformers，while being smaller in size，easier to work with，and has the high reliability associated with ICs．
The AD8131＇s differential output also helps balance the input for differential ADCs，optimizing the distortion performance of the ADCs．The common－mode level of the differential output is adjustable by a voltage on the $V_{\text {OCM }}$ pin，easily level－shifting the input signals for driving single supply ADCs with dual supply signals．Fast overload recovery preserves sampling accuracy．
The AD8131 will be available in both SOIC and $\mu$ SOIC packages for operation over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ．

[^0]AD8131-SPECIFICATIONS
(@ $25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{~V}_{\text {ocm }}=0, G=2, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=200 \Omega$, unless otherwise noted. Refer to Figures 2 and 37 for test setup and label descriptions. All specifications refer to single-ended input and differential outputs unless noted.)

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\pm \mathrm{D}_{\text {IN }}$ to $\pm$ OUT Specifications |  |  |  |  |  |
| DYNAMIC PERFORMANCE <br> -3 dB Large Signal Bandwidth -3 dB Small Signal Bandwidth Bandwidth for 0.1 dB Flatness Slew Rate Settling Time Overdrive Recovery Time | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\text {OUT }}=2 \mathrm{~V} \text { p-p, } 10 \% \text { to } 90 \% \\ & 0.1 \%, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\text {IN }}=5 \mathrm{~V} \text { to } 0 \mathrm{~V} \text { Step } \end{aligned}$ |  | $\begin{aligned} & 400 \\ & 320 \\ & 85 \\ & 2000 \\ & 14 \\ & 5 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $/$ s <br> ns <br> ns |
| NOISE/HARMONIC PERFORMANCE <br> Second Harmonic <br> Third Harmonic <br> IMD <br> IP3 <br> Voltage Noise (RTO) <br> Differential Gain Error <br> Differential Phase Error | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p, $5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=200 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p, $20 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=200 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}, 5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=800 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p, $20 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=800 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}, 5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=200 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p, $20 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=200 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}, 5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=800 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p, $20 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=800 \Omega$ <br> $20 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=800 \Omega$ <br> $20 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=800 \Omega$ <br> $\mathrm{f}=20 \mathrm{MHz}$ <br> NTSC, $R_{\mathrm{L}, \mathrm{dm}}=150 \Omega$ <br> NTSC, $R_{L, d m}=150 \Omega$ |  | -68 -63 -95 -79 -94 -70 -101 -77 -54 30 25 0.01 0.06 |  | dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBm <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> \% <br> Degrees |
| INPUT CHARACTERISTICS <br> Offset Voltage <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage CMRR | $\mathrm{V}_{\mathrm{OS}, \mathrm{dm}}=\mathrm{V}_{\mathrm{OUT}, \mathrm{dm}} ; \mathrm{V}_{\mathrm{DIN}+}=\mathrm{V}_{\mathrm{DIN}-}=\mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ Variation <br> $\mathrm{V}_{\mathrm{OCM}}=$ Float <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ Variation <br> Single-Ended Input <br> Differential Input $\Delta \mathrm{V}_{\mathrm{OUT}, \mathrm{dm}} / \Delta \mathrm{V}_{\mathrm{IN}, \mathrm{~cm}} ; \Delta \mathrm{V}_{\mathrm{IN}, \mathrm{~cm}}= \pm 0.5 \mathrm{~V}$ |  | $\begin{aligned} & \pm 2 \\ & \pm 8 \\ & \pm 4 \\ & \pm 10 \\ & 1.125 \\ & 1.5 \\ & 1 \\ & -7.0 \text { to }+5.0 \\ & -70 \end{aligned}$ | $\pm 7$ | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> k $\Omega$ <br> $\mathrm{k} \Omega$ <br> pF <br> V <br> dB |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Linear Output Current <br> Gain <br> Output Balance Error | Maximum $\Delta \mathrm{V}_{\text {OUT }}$; Single-Ended Output $\begin{aligned} & \Delta \mathrm{V}_{\text {OUT }, \mathrm{dm}} / \Delta \mathrm{V}_{\text {IN,dm }} ; \Delta \mathrm{V}_{\text {IN,dm }}= \pm 0.5 \mathrm{~V} \\ & \Delta \mathrm{~V}_{\text {OUT }, \mathrm{cm}} / \Delta \mathrm{V}_{\text {OUT }, \mathrm{dm}} ; \Delta \mathrm{V}_{\text {OUT, } \mathrm{dm}}=1 \mathrm{~V} \end{aligned}$ | 1.97 | $\begin{aligned} & -3.6 \text { to }+3.6 \\ & 60 \\ & 2 \\ & -70 \end{aligned}$ | 2.03 | V <br> mA <br> V/V <br> dB |
| $\mathrm{V}_{\text {OCM }}$ to $\pm$ OUT Specifications |  |  |  |  |  |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Slew Rate | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{OCM}}=600 \mathrm{mV} \\ & \mathrm{~V}_{\mathrm{OCM}}=-1 \mathrm{~V} \text { to }+1 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 210 \\ & 500 \end{aligned}$ |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{~V} / \mu \mathrm{s} \end{aligned}$ |
| DC PERFORMANCE <br> Input Voltage Range Input Resistance Input Offset Voltage <br> Input Bias Current $V_{\text {OCM }}$ CMRR Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{OS}, \mathrm{~cm}}=\mathrm{V}_{\text {OUT }, \mathrm{cm} ;} ; \mathrm{V}_{\text {DIN }+}=\mathrm{V}_{\text {DIN- }}=\mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OCM}}=\text { Float } \\ & {\left[\Delta \mathrm{V}_{\text {OUT,dm }} / \Delta \mathrm{V}_{\mathrm{OCM}}\right] ; \Delta \mathrm{V}_{\mathrm{OCM}}= \pm 0.5 \mathrm{~V}} \\ & \Delta \mathrm{~V}_{\text {OUT }, \mathrm{cm}} / \Delta \mathrm{V}_{\mathrm{OCM}} ; \Delta \mathrm{V}_{\mathrm{OCM}}= \pm 1 \mathrm{~V} \end{aligned}$ | $0.988$ | $\begin{aligned} & \pm 3.6 \\ & 120 \\ & \pm 1.5 \\ & \pm 2.5 \\ & 0.5 \\ & -60 \\ & 1 \end{aligned}$ | $\pm 7$ $1.012$ | V <br> $\mathrm{k} \Omega$ <br> mV <br> mV <br> $\mu \mathrm{A}$ <br> dB <br> V/V |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{DIN}+}=\mathrm{V}_{\mathrm{DIN}-}=\mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ Variation <br> $\Delta \mathrm{V}_{\text {OUT, } \mathrm{dm}} / \Delta \mathrm{V}_{\mathrm{S}} ; \Delta \mathrm{V}_{\mathrm{S}}= \pm 1 \mathrm{~V}$ | $\begin{gathered} \pm 1.4 \\ 10.5 \end{gathered}$ | $\begin{aligned} & 11.5 \\ & 25 \\ & -70 \end{aligned}$ | $\begin{gathered} \pm 5.5 \\ 12.5 \\ -56 \end{gathered}$ | V <br> mA <br> $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ <br> dB |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ | for test setup and label descriptions. All specifications refer to single-ended input and differential outputs unless noted.)


| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\pm \mathrm{D}_{\text {IN }}$ to $\pm$ OUT Specifications |  |  |  |  |  |
| DYNAMIC PERFORMANCE <br> -3 dB Large Signal Bandwidth -3 dB Small Signal Bandwidth Bandwidth for 0.1 dB Flatness Slew Rate Settling Time Overdrive Recovery Time | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{~V} \mathrm{p-p} \\ & \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} \text { p-p, } 10 \% \text { to } 90 \% \\ & 0.1 \%, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} \mathrm{p-p} \\ & \mathrm{~V}_{\text {IN }}=5 \mathrm{~V} \text { to } 0 \mathrm{~V} \text { Step } \end{aligned}$ |  | $\begin{aligned} & 385 \\ & 285 \\ & 65 \\ & 1600 \\ & 18 \\ & 5 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $\mathrm{\mu s}$ <br> ns <br> ns |
| NOISE/HARMONIC PERFORMANCE <br> Second Harmonic <br> Third Harmonic <br> IMD <br> IP3 <br> Voltage Noise (RTO) <br> Differential Gain Error <br> Differential Phase Error | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V} p-\mathrm{p}, 5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=200 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p, $20 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=200 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}, 5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=800 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p, $20 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=800 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p, $5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=200 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p, $20 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=200 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}, 5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=800 \Omega$ <br> $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p, $20 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=800 \Omega$ <br> $20 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=800 \Omega$ <br> $20 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=800 \Omega$ <br> $\mathrm{f}=20 \mathrm{MHz}$ <br> NTSC, $\mathrm{R}_{\mathrm{L}, \mathrm{dm}}=150 \Omega$ <br> NTSC, $R_{L, d m}=150 \Omega$ |  | $\begin{aligned} & -67 \\ & -56 \\ & -94 \\ & -77 \\ & -74 \\ & -67 \\ & -95 \\ & -74 \\ & -51 \\ & 29 \\ & 25 \\ & 0.02 \\ & 0.08 \end{aligned}$ |  | dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBc <br> dBm <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> \% <br> Degrees |
| INPUT CHARACTERISTICS <br> Offset Voltage <br> Input Resistance <br> Input Capacitance Input Common-Mode Voltage CMRR | $\mathrm{V}_{\mathrm{OS}, \mathrm{dm}}=\mathrm{V}_{\mathrm{OUT}, \mathrm{dm}} ; \mathrm{V}_{\mathrm{DIN}+}=\mathrm{V}_{\mathrm{DIN}-}=\mathrm{V}_{\mathrm{OCM}}=2.5 \mathrm{~V}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ Variation <br> $\mathrm{V}_{\mathrm{OCM}}=$ Float <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ Variation <br> Single-Ended Input <br> Differential Input $\Delta \mathrm{V}_{\text {OUT }, \mathrm{dm}} / \Delta \mathrm{V}_{\mathrm{IN}, \mathrm{~cm}} ; \Delta \mathrm{V}_{\mathrm{IN}, \mathrm{~cm}}= \pm 0.5 \mathrm{~V}$ |  | $\begin{aligned} & \pm 3 \\ & \pm 8 \\ & \pm 4 \\ & \pm 10 \\ & 1.125 \\ & 1.5 \\ & 1 \\ & -1.0 \text { to }+4.0 \\ & -70 \end{aligned}$ | $\pm 7$ | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> k $\Omega$ <br> $\mathrm{k} \Omega$ <br> pF <br> V <br> dB |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing Linear Output Current Gain Output Balance Error | Maximum $\Delta \mathrm{V}_{\text {Out }}$; Single-Ended Output $\begin{aligned} & \Delta \mathrm{V}_{\text {OUT }, \mathrm{dm}} / \Delta \mathrm{V}_{\mathrm{IN}, \mathrm{dm}} ; \Delta \mathrm{V}_{\mathrm{IN}, \mathrm{dm}}= \pm 0.5 \mathrm{~V} \\ & \Delta \mathrm{~V}_{\text {OUT }, \mathrm{cm}} / \Delta \mathrm{V}_{\text {OUT }, \mathrm{dm}} ; \Delta \mathrm{V}_{\text {OUT, } \mathrm{dm}}=1 \mathrm{~V} \end{aligned}$ | 1.96 | $\begin{aligned} & 1.0 \text { to } 3.7 \\ & 45 \\ & 2 \\ & -62 \end{aligned}$ | 2.04 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~V} / \mathrm{V} \\ & \mathrm{~dB} \end{aligned}$ |
| $\mathrm{V}_{\text {OCM }}$ to $\pm$ OUT Specifications |  |  |  |  |  |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Slew Rate | $\begin{aligned} & \Delta \mathrm{V}_{\text {OCM }}=600 \mathrm{mV} \\ & \mathrm{~V}_{\text {OCM }}=1.5 \mathrm{~V} \text { to } 3.5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 200 \\ & 450 \end{aligned}$ |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{~V} / \mu \mathrm{s} \end{aligned}$ |
| DC PERFORMANCE <br> Input Voltage Range Input Resistance Input Offset Voltage <br> Input Bias Current V осм CMRR Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{OS}, \mathrm{~cm}}=\mathrm{V}_{\mathrm{OUT}, \mathrm{~cm}} ; \mathrm{V}_{\mathrm{DIN}+}=\mathrm{V}_{\mathrm{DIN}-}=\mathrm{V}_{\mathrm{OCM}}=2.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OCM}}=\text { Float } \\ & {\left[\Delta \mathrm{V}_{\mathrm{OUT}, \mathrm{dm}} / \Delta \mathrm{V}_{\mathrm{OCM}}\right] ; \Delta \mathrm{V}_{\mathrm{OCM}}=2.5 \mathrm{~V} \pm 0.5 \mathrm{~V}} \\ & \Delta \mathrm{~V}_{\mathrm{OUT}, \mathrm{~cm}} / \Delta \mathrm{V}_{\mathrm{OCM}} ; \Delta \mathrm{V}_{\mathrm{OCM}}=2.5 \mathrm{~V} \pm 1 \mathrm{~V} \end{aligned}$ | 0.985 | $\begin{aligned} & 1.0 \text { to } 3.7 \\ & 30 \\ & \pm 5 \\ & \pm 10 \\ & 0.5 \\ & -60 \\ & 1 \end{aligned}$ | $\begin{aligned} & \pm 12 \\ & 1.015 \end{aligned}$ | V <br> $\mathrm{k} \Omega$ <br> mV <br> mV <br> $\mu \mathrm{A}$ <br> dB <br> V/V |
| POWER SUPPLY <br> Operating Range Quiescent Current Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{DIN}+}=\mathrm{V}_{\mathrm{DIN}}=\mathrm{V}_{\mathrm{OCM}}=2.5 \mathrm{~V}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ Variation $\Delta \mathrm{V}_{\text {OUT, } \mathrm{dm}} / \Delta \mathrm{V}_{\mathrm{S}} ; \Delta \mathrm{V}_{\mathrm{S}}= \pm 0.5 \mathrm{~V}$ | $\begin{aligned} & 2.7 \\ & 9.25 \end{aligned}$ | $\begin{aligned} & 10.25 \\ & 20 \\ & -70 \end{aligned}$ | $\begin{aligned} & 11 \\ & 11.25 \\ & -56 \end{aligned}$ | V <br> mA <br> $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ <br> dB |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

## AD8131

|  |
| :---: |
| Sup |
|  |
| Internal Power Dissipation ${ }^{2}$ |
| Operating Temperature Range . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ}$ |
| Storage Temperature Range . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering 10 sec ) |
| NOTES <br> ${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions above listed in the operational section of this specification is not implied. Exposure to Absolute Maximum Ratings for any extended periods may affect device reliability. |
|  |  |
|  |
|  |
|  |

## PIN FUNCTION DESCRIPTIONS

| Pin No. | Name | Function |
| :---: | :---: | :---: |
| 1 | $-\mathrm{D}_{\text {IN }}$ | Negative Input. |
| 2 | $\mathrm{V}_{\text {OCM }}$ | Voltage applied to this pin sets the commonmode output voltage with a ratio of $1: 1$. For example, 1 V dc on $\mathrm{V}_{\mathrm{OCM}}$ will set the dc bias level on +OUT and -OUT to 1 V . |
| 3 | V+ | Positive Supply Voltage. |
| 4 | +OUT | Positive Output. Note: the voltage at $-D_{\text {IN }}$ is inverted at +OUT. |
| 5 | -OUT | Negative Output. Note: the voltage at $+\mathrm{D}_{\text {IN }}$ is inverted at-OUT. |
| 6 | V- | Negative Supply Voltage. |
| 7 | NC | No Connect. |
| 8 | $+\mathrm{D}_{\text {IN }}$ | Positive Input |

## PIN CONFIGURATION



ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Branding Information |
| :--- | :--- | :--- | :--- | :--- |
| AD8131AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | SO-8 |  |
| AD8131AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | 13" Tape and Reel |  |
| AD8131AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | 7" Tape and Reel |  |
| AD8131ARM | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead $\mu$ SOIC | RM-8 | HJA |
| AD8131ARM-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead $\mu$ SOIC | 13" Tape and Reel | HJA |
| AD8131ARM-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead $\mu$ SOIC | 7" Tape and Reel | HJA |
| AD8131-EVAL |  | Evaluation Board |  |  |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8131 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD

WARNING!
तrinilit ESD SENSITIVE DEvice


Figure 2. Basic Test Circuit


Figure 5. Large Signal Frequency Response


Figure 8. Harmonic Distortion vs. Frequency


Figure 3. Small Signal Frequency Response


Figure 6. Large Signal Frequency Response


Figure 9. Harmonic Distortion vs. Frequency


Figure 4. Small Signal Frequency Response


Figure 7. Harmonic Distortion Test Circuit $\left(R_{L, d m}=800 \Omega\right)$


Figure 10. Harmonic Distortion vs. Differential Output Voltage


Figure 11. Harmonic Distortion vs. Differential Output Voltage


Figure 14. Harmonic Distortion vs. $R_{\text {LOAD }}$


Figure 17. Third Order Intercept vs. Frequency


Figure 12. Harmonic Distortion vs. Differential Output Voltage


Figure 15. Harmonic Distortion vs. $R_{\text {LOAD }}$


Figure 18. Large Signal Transient Response


Figure 13. Harmonic Distortion vs. $R_{\text {LOAD }}$


Figure 16. Intermodulation Distortion


Figure 19. Small Signal Transient Response


Figure 20. Large Signal Transient Response


Figure 23. Capacitor Load Drive Test Circuit


Figure 26. CMRR Test Circuit


Figure 21. Large Signal Transient Response


Figure 24. Large Signal Transient Response for Various Capacitor Loads


Figure 27. CMRR vs. Frequency


Figure 22. $0.1 \%$ Settling Time


Figure 25. PSRR vs. Frequency


Figure 28. Single-Ended $Z_{\text {OUT }}$ vs. Frequency

## AD8131



Figure 29. Output Balance Error Test Circuit


Figure 32. Quiescent Current vs. Temperature


Figure 35. $V_{\text {осм }}$ CMRR vs. Frequency


Figure 30. Output Balance Error vs. Frequency


Figure 33. Voltage Noise vs. Frequency


Figure 36. $V_{\text {OCM }}$ Transient Response


Figure 31. Output Offset Voltage vs. Temperature


Figure 34. V осм Gain Response

## OPERATIONAL DESCRIPTION Definition of Terms



Figure 37. Circuit Definitions
Differential voltage refers to the difference between two node voltages. For example, the output differential voltage (or equivalently output differential-mode voltage) is defined as:

$$
V_{\text {OUT }, d m}=\left(V_{+ \text {OUT }}-V_{- \text {OUT }}\right)
$$

$V_{+O U T}$ and $V_{-O U T}$ refer to the voltages at the +OUT and -OUT terminals with respect to a common reference.
Common-mode voltage refers to the average of two node voltages. The output common-mode voltage is defined as:

$$
V_{\text {OUT }, \mathrm{cm}}=\left(V_{+ \text {OUT }}+V_{-O U T}\right) / 2
$$

Balance is a measure of how well differential signals are matched in amplitude and exactly 180 degrees apart in phase. Balance is most easily determined by placing a well-matched resistor divider between the differential voltage nodes and comparing the magnitude of the signal at the divider's midpoint with the magnitude of the differential signal. By this definition, output balance is the magnitude of the output common-mode voltage divided by the magnitude of the output differential-mode voltage:

$$
\text { Output Balance Error }=\left|\frac{V_{\text {OUT,cm }}}{V_{\text {OUT,dm }}}\right|
$$

## THEORY OF OPERATION

The AD8131 differs from conventional op amps in that it has two outputs whose voltages move in opposite directions. Like an op amp, it relies on high open-loop gain and negative feedback to force these outputs to the desired voltages. The AD8131 behaves much like a standard voltage feedback op amp and makes it easy to perform single-ended-to-differential conversion, common-mode level-shifting, and amplification of differential signals.
Previous differential drivers, both discrete and integrated designs, have been based on using two independent amplifiers, and two independent feedback loops, one to control each of the outputs. When these circuits are driven from a single-ended source, the resulting outputs are typically not well balanced. Achieving a balanced output has typically required exceptional matching of the amplifiers and feedback networks.
DC common-mode level-shifting has also been difficult with previous differential drivers. Level-shifting has required the use of a third amplifier and feedback loop to control the output common-mode level. Sometimes the third amplifier has also been used to attempt to correct an inherently unbalanced circuit. Excellent performance over a wide frequency range has proven difficult with this approach.

The AD8131 uses two feedback loops to separately control the differential and common-mode output voltages. The differential feedback, set by internal resistors, controls only the differential output voltage. The common-mode feedback controls only the common-mode output voltage. This architecture makes it easy to arbitrarily set the output common-mode level. It is forced, by internal common-mode feedback, to be equal to the voltage applied to the $\mathrm{V}_{\text {OCM }}$ input, without affecting the differential output voltage.
The AD8131 architecture results in outputs that are very highly balanced over a wide frequency range without requiring external components or adjustments. The common-mode feedback loop forces the signal component of the output common-mode voltage to be zeroed. The result is nearly perfectly balanced differential outputs, of identical amplitude and exactly 180 degrees apart in phase.

## Analyzing an Application Circuit

The AD8131 uses high open-loop gain and negative feedback to force its differential and common-mode output voltages in such a way as to minimize the differential and common-mode error voltages. The differential error voltage is defined as the voltage between the differential inputs labeled +IN and -IN in Figure 37. For most purposes, this voltage can be assumed to be zero. Similarly, the difference between the actual output commonmode voltage and the voltage applied to $\mathrm{V}_{\mathrm{OCM}}$ can also be assumed to be zero. Starting from these two assumptions, any application circuit can be analyzed.

## Closed-Loop Gain

The differential mode gain of the circuit in Figure 37 can be determined to be described by the following equation:

$$
\left|\frac{V_{O U T, d m}}{V_{I N, d m}}\right|=\frac{R_{F}}{R_{G}}=2
$$

where $R_{F}=1.5 \mathrm{k} \Omega$ and $R_{G}=750 \Omega$ nominally.

## Estimating the Output Noise Voltage

Similar to the case of a conventional op amp, the differential output errors (noise and offset voltages) can be estimated by multiplying the input referred terms, at +IN and -IN , by the circuit noise gain. The noise gain is defined as:

$$
G_{N}=1+\left(\frac{R_{F}}{R_{G}}\right)=3
$$

The total output referred noise for the AD8131, including the contributions of $\mathrm{R}_{\mathrm{F}}, \mathrm{R}_{\mathrm{G}}$, and op amp, is nominally $25 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ at 20 MHz .

## Calculating an Application Circuit's Input Impedance

The effective input impedance of a circuit such as that in Figure 37 , at $+\mathrm{D}_{\text {IN }}$ and $-\mathrm{D}_{\text {IN }}$, will depend on whether the amplifier is being driven by a single-ended or differential signal source. For balanced differential input signals, the input impedance ( $\mathrm{R}_{\mathrm{IN}, \mathrm{dm}}$ ) between the inputs ( $+\mathrm{D}_{\mathrm{IN}}$ and $-\mathrm{D}_{\mathrm{IN}}$ ) is simply:

$$
R_{I N, d m}=2 \times R_{G}=1.5 \mathrm{k} \Omega
$$

In the case of a single-ended input signal (for example if $-\mathrm{D}_{\text {IN }}$ is grounded and the input signal is applied to $+\mathrm{D}_{\mathrm{IN}}$ ), the input impedance becomes:

## AD8131

$$
R_{I N, d m}=\left(\frac{R_{G}}{1-\frac{R_{F}}{2 \times\left(R_{G}+R_{F}\right)}}\right)=1.125 \mathrm{k} \Omega
$$

The circuit's input impedance is effectively higher than it would be for a conventional op amp connected as an inverter because a fraction of the differential output voltage appears at the inputs as a common-mode signal, partially bootstrapping the voltage across the input resistor $\mathrm{R}_{\mathrm{G}}$.

## Input Common-Mode Voltage Range in Single Supply Applications

The AD8131 is optimized for level-shifting "ground" referenced input signals. For a single-ended input this would imply, for example, that the voltage at $-\mathrm{D}_{\text {IN }}$ in Figure 37 would be zero volts when the amplifier's negative power supply voltage (at $\mathrm{V}-$ ) was also set to zero volts.

## Setting the Output Common-Mode Voltage

The AD8131's $V_{\text {OCM }}$ pin is internally biased at a voltage approximately equal to the midsupply point (average value of the voltages on $\mathrm{V}+$ and $\mathrm{V}-$ ). Relying on this internal bias will result in an output common-mode voltage that is within about 25 mV of the expected value.
In cases where more accurate control of the output commonmode level is required, it is recommended that an external source, or resistor divider (made up of $10 \mathrm{k} \Omega$ resistors), be used.

## Driving a Capacitive Load

A purely capacitive load can react with the pin and bondwire inductance of the AD8131 resulting in high frequency ringing in the pulse response. One way to minimize this effect is to place a small resistor in series with the amplifier's outputs as shown in Figure 23.

## APPLICATIONS

## Twisted-Pair Line Driver

The AD8131 has on-chip resistors that provide for a gain-oftwo without any external parts. Several on-chip resistors are trimmed to ensure that the gain is accurate, the common-mode rejection is good, and the output is well balanced. This makes the AD8131 very suitable as a single-ended-to-differential twisted-pair line driver.
Figure 38 shows a circuit of an AD8131 driving a twisted-pair line, like a Category 3 or Category 5 (Cat3 or Cat5), that are already installed in many buildings for telephony and data communications. The characteristic impedance of such transmission lines is usually about $100 \Omega$. The outstanding balance of the AD8131 output will minimize the common-mode signal and therefore the amount of EMI generated by driving the twisted pair.
The two resistors in series with each output terminate the line at the transmit end. Since the impedances of the outputs of the AD8131 are very low, they can be thought of as a short circuit, and the two terminating resistors form a $100 \Omega$ termination at the transmit end of the transmission line. The receive end is directly terminated by a $100 \Omega$ resistor across the line.
This back-termination of the transmission line divides the output signal by two. The fixed gain of two of the AD8131 will create a net unity gain for the system from end to end.

In this case, the input signal is provided by a signal generator with an output impedance of $50 \Omega$. This is terminated with a $49.9 \Omega$ resistor near $+\mathrm{D}_{\text {IN }}$ of the AD8131. The effective parallel resistance of the source and termination is $25 \Omega$. The $24.9 \Omega$ resistor from $-\mathrm{D}_{\text {IN }}$ to ground matches the $+\mathrm{D}_{\text {IN }}$ source impedance and minimizes any dc and gain errors.
If $+\mathrm{D}_{\text {IN }}$ is driven by a low-impedance source over a short distance, such as the output of an op amp, then no termination resistor is required at $+\mathrm{D}_{\mathrm{IN}}$. In this case, the $-\mathrm{D}_{\mathrm{IN}}$ can be directly tied to ground.

## 3 V Supply Differential A-to-D Driver

Many newer A-to-D converters can run from a single 3 V supply, which can save significant system power. In order to increase the dynamic range at the analog input, they have differential inputs, which doubles the dynamic range with respect to a single-ended input. An added benefit of using a differential input is that the distortion can be improved.
The low distortion and ability to run from a single +3 V supply make the AD8131 suited as an A-to-D driver for some 10-bit, single supply applications. Figure 39 shows a schematic for a circuit for an AD8131 driving an AD9203, a 10-bit, 40 MSPS A-to-D converter.
The common mode of the AD8131 output is set at midsupply by the voltage divider connected to $\mathrm{V}_{\mathrm{OCM}}$, and ac bypassed with a $0.1 \mu \mathrm{~F}$ capacitor. This provides for maximum dynamic range between the supplies at the output of the AD8131. The $110 \Omega$ resistors at the AD8131 output, along with the shunt capacitors form a one pole, low-pass filter for lowering noise and antialiasing.
Figure 40 shows an FFT plot that was taken from the combined devices at an analog input frequency of 2.5 MHz and a 40 MSPS sampling rate. The performance of the AD8131 compares very favorably with a center-tapped transformer drive, which has typically been the best way to drive this A-to-D converter. The AD8131 has the advantage of maintaining dc performance, which a transformer solution cannot provide.

## Unity-Gain, Single-Ended-to-Differential Driver

If it is not necessary to offset the output common-mode voltage (via the $\mathrm{V}_{\text {OCM }}$ pin), then the AD8131 can make a simple unity-gain single-ended-to-differential amplifier that does not require any external components. Figure 41 shows the schematic for this circuit.
Referring to Figure 2, when $-\mathrm{D}_{\text {IN }}$ is left floating, there is 100 percent feedback of +OUT to -IN via the internal feedback resistor. This contrasts with the typical gain-of-two operation where $-\mathrm{D}_{\text {IN }}$ is grounded and one third of the +OUT is fed back to -IN. The result is a closed-loop differential gain of one.
Upon careful observation, it can be seen that only $+D_{\text {IN }}$ and $\mathrm{V}_{\mathrm{OCM}}$ are referenced to ground. It is the case that the ground voltage at $\mathrm{V}_{\mathrm{OCM}}$ is the reference for this circuit. In this unity gain configuration, if a dc voltage is applied to $\mathrm{V}_{\mathrm{OCM}}$ to shift the common-mode voltage, a differential dc voltage will be created at the output, along with the common-mode voltage change. Thus, this configuration cannot be used when it is desired to offset the common-mode voltage of the output with respect to the input at $+\mathrm{D}_{\text {IN }}$.


Figure 38. Single-Ended-to-Differential $100 \Omega$ Line Driver


Figure 39. Test Circuit for AD8131 Driving an AD9203, 10 Bit, 40 MSPS A-to-D Converter


Figure 40. FFT Plot for AD8131/AD9203


Figure 41. Unity Gain, Single-Ended-to-Differential Amplifier

## OUTLINE DIMENSIONS

## Dimensions shown in inches and (mm).



## 8-Lead $\mu$ SOIC <br> (RM-8)




[^0]:    REV．ADF
    Information furnished by Analog．Devices is believed to be accurate and reliable．However，no responsibility is assumed by Analog Devices for its cuse，nor forany infringements of patents or other rights of third parties which may result from its use．No license is granted by implication or

