



**OPA2607** 

For most current data sheet and other product information, visit www.burr-brown.com

# Speed Dual, High Output, Current-Feedback OPERATIONAL AMPLIFIER

# **FEATURES**

- WIDEBAND  $\pm 12V$  OPERATION: 25MHz (G = +8)
- UNITY GAIN STABLE: 35MHz (G = +1)
- HIGH OUTPUT CURRENT: 250mA
- OUTPUT VOLTAGE SWING:  $\pm 10.5$ V ( $V_S = \pm 12$ V)
- HIGH SLEW RATE: 600V/μs
- LOW SUPPLY CURRENT: 8mA/channel
- FLEXIBLE POWER CONTROL (SO-14)
- ±6V TO ±16V SUPPLY RANGE
- SO-COOL POWER PACKAGING

# **APPLICATIONS**

- xDSL LINE DRIVER
- LOW-NOISE ADSL RECEIVER
- LOW-COST VIDEO DA
- LOW-COST UPGRADE TO LT1207/AD812



Low Turns Ratio ADSL Upstream Driver

# DESCRIPTION

The OPA2607 provides a high output voltage swing and low distortion required for low turns ratio ADSL upstream driver applications. Operating on a ±12V supply, the OPA2607 consumes a low 8.0mA/channel quiescent current to deliver a very high 250mA peak output current. Guaranteed output current of 180mA supports even the most demanding ADSL CPE requirements with low harmonic distortion. Differential driver applications will deliver < -75dBc distortion at the peak upstream power levels of full rate ADSL. Using a differential driver design, as shown below, the OPA2607 can deliver a high 38Vp-p voltage swing into a 1:0.8 step-down transformer to meet the ADSL CPE upstream power requirements. This low turns ratio actually provides a step up to the much weaker downstream signal arriving on the line side of this transformer, extending the DSL modem's reach.

Power control features are included in the SO-14 package version to allow system power to be minimized. Two logic control lines allow four quiescent power settings. These include full power, power cutback for short loops, idle state for no signal transmission but line match maintenance, and shutdown for power off with a high impedance output. An additional  $I_{\rm ADJ}$  pin allows the maximum supply current to be adjusted  $\pm 25\%$  from the nominal value. Connecting this pin to  $+V_{\rm CC}$  will increase the full power quiescent to 20mA, increasing the peak output current available, while connecting this pin to  $-V_{\rm CC}$  will decrease the full power quiescent to 12mA where a lower peak output current is required. The digital control lines continue to scale the total quiescent current from these new maximum levels in the same proportional steps as before.

The OPA2607 is available in three package styles. For power driver applications, a thermally enhanced **SO-COOL** package with a heat slug is available in both SO-8 and SO-14 pinouts. For lower power receiver applications, a standard SO-8 package is available.

# **OPA2607 RELATED PRODUCTS**

| SINGLES | DUALS   | TRIPLES | NOTES               |
|---------|---------|---------|---------------------|
| OPA681  | OPA2681 | OPA3681 | Single +12V Capable |
| —       | OPA2677 | —       | Single +12V Capable |



# SPECIFICATIONS: $V_S = \pm 12V$

 $R_F$  = 1.21k $\Omega,~R_L$  = 100 $\Omega,$  and G = +8, unless otherwise noted.

|                                                                                                                                                                                                                                                                                                                                                       | OPA2607H, U, N                                                                                                                                                                                                                                                                                                                                                                            |                                                                                |                                 |                                               |                                                  |                                                                   |                                                                                  |                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------|--------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                       | ТҮР                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                | GUARANTEED                      |                                               |                                                  |                                                                   | ]                                                                                |                                         |
| PARAMETER                                                                                                                                                                                                                                                                                                                                             | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                | +25°C                                                                          | +25°C <sup>(2)</sup>            | 0°C to<br>70°C <sup>(3)</sup>                 | -40°C to<br>+85°C <sup>(3)</sup>                 | UNITS                                                             | MIN/<br>MAX                                                                      | TEST<br>LEVEL <sup>(</sup>              |
| AC PERFORMANCE (see Figure 1)<br>Small-Signal Bandwidth ( $V_O = 0.5Vp-p$ )                                                                                                                                                                                                                                                                           | $G = +1, R_F = 1.50 \text{k}\Omega$ $G = +2, R_F = 1.43 \text{k}\Omega$ $G = +4, R_F = 1.37 \text{k}\Omega$ $G = +8, R_F = 1.21 \text{k}\Omega$                                                                                                                                                                                                                                           | 35<br>28<br>25<br>25                                                           | 19                              | 18                                            | 17                                               | MHz<br>MHz<br>MHz<br>MHz                                          | typ<br>typ<br>typ<br>min                                                         | C<br>C<br>C<br>B                        |
| Bandwidth for 0.1dB Gain Flatness<br>Large-Signal Bandwidth<br>Slew Rate<br>Rise/Fall Time<br>Spurious Free Dynamic Range <sup>(4)</sup>                                                                                                                                                                                                              | $G = +8, V_O = 0.5Vp-p$<br>$G = +8, V_O = 20Vp-p$<br>$G = +8, V_O = 20V Step$<br>$G = +8, V_O = 0.5V Step$<br>$V_O = 2Vp-p, 1MHz, R_L = 100Ω$<br>$V_O = 20Vp-p, 150kHz, R_L = 150Ω$                                                                                                                                                                                                       | 6<br>13<br>600<br>14<br>77<br>75                                               | 10.6<br>470<br>18<br>66<br>70   | 9.0<br>400<br>20<br>60<br>58                  | 7.9<br>350<br>21<br>57<br>57                     | MHz<br>MHz<br>V/μs<br>ns<br>dB<br>dB                              | typ<br>min<br>min<br>min<br>min<br>min                                           | C B B B B B                             |
| Input Voltage Noise<br>Non-Inverting Input Current Noise<br>Inverting Input Current Noise<br>Differential Gain<br>Differential Phase<br>Channel-to-Channel Crosstalk                                                                                                                                                                                  | NTSC, G = +2, R <sub>L</sub> = 150 $\Omega$<br>NTSC, G = +2, R <sub>L</sub> = 150 $\Omega$<br>f = 1MHz                                                                                                                                                                                                                                                                                    | 1.7<br>11<br>15<br>0.01<br>0.01<br>-60                                         | 2.0<br>13<br>17                 | 2.6<br>13<br>17                               | 2.7<br>13<br>17                                  | nV/√Hz<br>pA/√Hz<br>pA/√Hz<br>%<br>degrees<br>dB                  | max<br>max<br>max<br>typ<br>typ                                                  | B<br>B<br>C<br>C                        |
| DC PERFORMANCE <sup>(5)</sup> Open-Loop Transimpedance Gain Input Offset Voltage Average Offset Voltage Drift Non-Inverting Input Bias Current Average Non-Inverting Input Bias Current Inverting Input Bias Current Average Inverting Input Bias Current Drift                                                                                       | $\begin{aligned} V_O &= 0 \text{V}, \ R_L = 100 \Omega \\ V_{CM} &= 0 \text{V} \\ V_{CM} &= 0 \text{V} \\ V_{CM} &= 0 \text{V} \end{aligned}$ t Drift $\begin{aligned} V_{CM} &= 0 \text{V} \\ V_{CM} &= 0 \text{V} \\ V_{CM} &= 0 \text{V} \\ V_{CM} &= 0 \text{V} \end{aligned}$                                                                                                        | 950<br>±1.5<br>±3<br>±4                                                        | 440<br>±7<br>±12<br>±40         | 390<br>±8<br>-20<br>±15<br>-70<br>±58<br>-380 | 310<br>±8.5<br>-25<br>±20<br>-100<br>±70<br>-425 | kΩ<br>mV<br>μV/°C<br>μA<br>nA/°C<br>μA<br>nA/°C                   | min<br>max<br>max<br>max<br>max<br>max<br>max                                    | A<br>A<br>B<br>A<br>B<br>A<br>B         |
| INPUT Common-Mode Input Range (CMIR) Common-Mode Rejection Ratio (CMRR) Non-Inverting Input Impedance Inverting Input Resistance                                                                                                                                                                                                                      | V <sub>CM</sub> = 0V<br>Open-Loop                                                                                                                                                                                                                                                                                                                                                         | ±10.3<br>64<br>250    4<br>33                                                  | ±10.0<br>53                     | ±9.9<br>52                                    | ±9.8<br>51                                       | V<br>dB<br>kΩ    pF<br>Ω                                          | min<br>min<br>typ<br>typ                                                         | A<br>A<br>C<br>C                        |
| OUTPUT Voltage Output Swing  Current Output, Sourcing Current Output, Sinking Closed-Loop Output Impedance                                                                                                                                                                                                                                            | No Load, Hard Limit $R_L = 100\Omega, \text{ Hard Limit}$ $R_L = 150\Omega, \text{ SFDR} > 67\text{dB}, 150\text{kHz}$ $V_O = 0$ $V_O = 0$ $G = +8, f \le 10\text{kHz}$                                                                                                                                                                                                                   | ±11.2<br>±10.5<br>±10.2<br>310<br>250<br>0.02                                  | ±10.9<br>±9.9<br>210<br>180     | ±10.8<br>±9.8<br>175<br>150                   | ±10.7<br>±9.7<br>140<br>110                      | V<br>V<br>V<br>mA<br>mA                                           | min<br>min<br>typ<br>min<br>min<br>typ                                           | A<br>A<br>C<br>A<br>A<br>C              |
| Power Control (SO-14 only) Maximum Logic 0 Minimum Logic 1 Logic Input Current Supply Current at Full Power Supply Current at Idle Power Supply Current at Idle Power Supply Current at Shutdown Output Impedance in Idle Power Output Impedance in Shutdown Shutdown Isolation Maximum Adjusted Quiescent Current Minimum Adjusted Quiescent Current | DIG_REF = Gnd A0, A1 A0, A1 OV to 4.5V A0 = 1, A1 = 1, I <sub>ADJ</sub> = open A0 = 0, A1 = 1, I <sub>ADJ</sub> = open A0 = 1, A1 = 0, I <sub>ADJ</sub> = open A0 = 1, A1 = 0, I <sub>ADJ</sub> = open A0 = 0, A1 = 0, I <sub>ADJ</sub> = open Closed-Loop, f < 1MHz G = +8, 1MHz A0 = 1, A1 = 1, I <sub>ADJ</sub> at +V <sub>S</sub> A0 = 1, A1 = 1, I <sub>ADJ</sub> at -V <sub>S</sub> | 0.8<br>2<br>60<br>16<br>13<br>3.8<br>1.3<br>0.7<br>350    17<br>75<br>20<br>12 |                                 |                                               |                                                  | V<br>V<br>μA<br>mA<br>mA<br>MA<br>Ω<br>kΩ    pF<br>dB<br>mA<br>mA | max<br>min<br>max<br>typ<br>typ<br>typ<br>typ<br>typ<br>typ<br>typ<br>typ<br>typ | 000000000000000000000000000000000000000 |
| POWER SUPPLY Minimum Operating Voltage Specified Operating Voltage Maximum Operating Voltage Maximum Quiescent Current Minimum Quiescent Current Power Supply Rejection Ratio (PSRR)                                                                                                                                                                  | Total Both Channels, Full Power<br>Total Both Channels, Full Power<br>f ≤ 10kHz                                                                                                                                                                                                                                                                                                           | ±12 16 16 68                                                                   | ±6<br>±16<br>16.8<br>15.2<br>61 | ±6<br>±16<br>17<br>13.8<br>59                 | ±6 ±16 17.5 13.3 57                              | V<br>V<br>V<br>mA<br>mA<br>dB                                     | min<br>typ<br>max<br>max<br>min<br>min                                           | B<br>C<br>A<br>A<br>A                   |
| TEMPERATURE RANGE<br>Specification: H, U, N<br>Thermal Resistance, θ <sub>JA</sub>                                                                                                                                                                                                                                                                    | Junction-to-Ambient                                                                                                                                                                                                                                                                                                                                                                       | -40 to +85                                                                     |                                 |                                               |                                                  | °C                                                                | typ                                                                              | С                                       |
| H PSO-8 Power Package <sup>(6)</sup> U SO-8 N PSO-14 Power Package <sup>(6)</sup>                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                           | 50<br>125<br>45                                                                |                                 |                                               |                                                  | °C/W<br>°C/W<br>°C/W                                              | typ<br>typ<br>typ                                                                | C<br>C                                  |

NOTES: (1) Test Levels: (A) 100% tested at 25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (2) Junction temperature = ambient for 25°C guaranteed specifications. (3) Junction temperature = ambient at low temperature limit; junction temperature = ambient +40°C at high temperature limit for over temperature guaranteed specifications. (4) Single amplifier SFDR limited by 2nd Harmonic. Differential SFDR will be limited by 3rd Harmonic and will be > 15dB higher. (5) Current is considered positive out of node. V<sub>CM</sub> is the input common-mode voltage. (6) Slug in power package connected to -V<sub>S</sub> plane at least 2" x 2" (50mm x 50mm) in size. See the Board Layout Guidelines Section.

## **ABSOLUTE MAXIMUM RATINGS**

| Power Supply                              | +16 5\/         |
|-------------------------------------------|-----------------|
|                                           |                 |
| Internal Power Dissipation <sup>(1)</sup> |                 |
| Differential Input Voltage                | ±5V             |
| Input Voltage Range                       | ±V <sub>S</sub> |
| Storage Temperature Range: U, N           | 40°C to +125°C  |
| Lead Temperature (soldering, 10s)         | +260°C          |
| Junction Temperature (T <sub>J</sub> )    | +175°C          |
| ESD Rating (Human Body Model)             | 4000V           |
| (Machine Model)                           | 300V            |

NOTE: (1) Packages must be derated based on specified  $\theta_{\rm JA}.$  Maximum  $\rm T_{\rm J}$  must be observed.



Electrostatic discharge can cause damage ranging from performance degradation to complete device failure. Burr-Brown Corporation recommends that all integrated circuits be handled and stored using appropriate ESD protection methods.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications.

#### PIN CONFIGURATIONS



#### PACKAGE/ORDERING INFORMATION

| PRODUCT  | PACKAGE | PACKAGE<br>DRAWING<br>NUMBER | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER <sup>(1)</sup> | TRANSPORT<br>MEDIA |
|----------|---------|------------------------------|-----------------------------------|--------------------|-----------------------------------|--------------------|
| OPA2607H | PSO-8   | 182-1                        | -40°C to +85°C                    | OPA2607H           | OPA2607H                          | Rails              |
| "        | "       | "                            | "                                 | "                  | OPA2607H/2K5                      | Tape and Reel      |
| OPA2607U | SO-8    | 182                          | "                                 | OPA2607U           | OPA2607U                          | Rails              |
| "        | п       | II .                         | "                                 | "                  | OPA2607U/2K5                      | Tape and Reel      |
| OPA2607N | PSO-14  | 235-1                        | "                                 | OPA2607N           | Contact Factory                   | Rails              |
| "        | "       | н                            | "                                 | "                  | Contact Factory                   | Tape and Reel      |

NOTE: (1) Models with a slash (/) are available only as Tape and Reel in the quantity indicated after the slash (e.g. /2K5 indicates 2500 devices per reel). Ordering 2500 pieces of the OPA2607U/2K5 will get a single 2500-piece Tape and Reel.

# TYPICAL PERFORMANCE CURVES: $V_S = \pm 12V$

At  $T_A = +25^{\circ}C$ , G = +8,  $R_F = 1.21k\Omega$ , and  $R_L = 100\Omega$ , unless otherwise noted. See Figure 1 for AC performance only.













# TYPICAL PERFORMANCE CURVES: $V_S = \pm 12V$ (Cont.)

At  $T_A$  = +25°C, G = +8,  $R_F$  = 1.21k $\Omega$ , and  $R_L$  = 100 $\Omega$ , unless otherwise noted. See Figure 1 for AC performance only.













# TYPICAL PERFORMANCE CURVES: $V_S = \pm 12V$ (Cont.)

At  $T_A = +25^{\circ}C$ , G = +8,  $R_F = 1.21k\Omega$ , and  $R_L = 100\Omega$ , unless otherwise noted. See Figure 1 for AC performance only.



# APPLICATIONS INFORMATION

#### WIDEBAND CURRENT FEEDBACK OPERATION

The OPA2607 gives the exceptional AC performance of a wideband current feedback op amp with a highly linear, high power output stage. Requiring only 8.0mA/chan quiescent current, the OPA2607 will swing to within 2V of either supply rail and deliver in excess of 180mA guaranteed at room temperature. This low output headroom requirement, along with supply-voltage independent biasing, gives remarkable single (+15V) supply operation. Previous boosted output stage amplifiers have typically suffered from very poor crossover distortion as the output current goes through zero. The OPA2607 achieves a comparable power gain with much better linearity. The primary advantage of a current-feedback op amp over a voltage-feedback op amp is that AC performance (bandwidth and distortion) is relatively independent of signal gain.

Figure 1 shows the DC-coupled, gain of +8, dual power-supply circuit configuration used as the basis of the  $\pm 12V$  Specifications and Typical Performance Curves. For test purposes, the input impedance is set to  $50\Omega$  with a resistor to ground and the output impedance is set to  $50\Omega$  with a series output resistor. Voltage swings reported in the specifications are taken directly at the input and output pins while load powers (dBm) are defined at a matched  $50\Omega$  load. For the circuit of Figure 1, the total effective load will be  $100\Omega \parallel 1379\Omega = 93\Omega.$ 



FIGURE 1. DC-Coupled, G = +8, Bipolar Supply, Specification and Test Circuit.

# **DESIGN-IN TOOLS**

#### **DEMONSTRATION BOARDS**

Several PC boards are available to assist in the initial evaluation of circuit performance using the OPA2607 in its 3 package styles. All are available free as an unpopulated PC board delivered with descriptive documentation. The summary information for these boards is shown in Table I.

| PRODUCT  | PACKAGE       | DEMO BOARD<br>NUMBER | ORDERING<br>NUMBER |
|----------|---------------|----------------------|--------------------|
| OPA2607U | SO-8          | DEM-OPA268xU         | MKT-352            |
| OPA2607N | SO-14 SO-Cool | DEM-OPA2607N         | MKT-367            |
| OPA2607H | SO-8 SO-Cool  | DEM-OPA2607H         | MKT-366            |

TABLE I.

Contact the Burr-Brown applications support line to request any of these boards.

#### MACROMODELS AND APPLICATIONS SUPPORT

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. SPICE models for some op amps are available through the Burr-Brown web site (http://www.burr-brown.com). These models do a good job of predicting small-signal AC and transient performance under a wide variety of operating conditions. They do not do as well in predicting the harmonic distortion, dG/dP, or temperature characteristics. These models do not attempt to distinguish between the package types in their small-signal AC performance, nor do they attempt to simulate channel-to-channel coupling.

# OPERATING SUGGESTIONS

# SETTING RESISTOR VALUES TO OPTIMIZE BANDWIDTH

A current-feedback op amp like the OPA2607 can hold an almost constant bandwidth over signal gain settings with the proper adjustment of the external resistor values. This is shown in the Typical Performance Curves; the small-signal bandwidth decreases only slightly with increasing gain. Those curves also show that the feedback resistor has been changed for each gain setting. The resistor "values" on the inverting side of the circuit for a current-feedback op amp can be treated as frequency-response compensation elements while their "ratios" set the signal gain. Figure 2 shows the small-signal frequency-response analysis circuit for the OPA2607.

The key elements of this current feedback op amp model are:

 $\alpha \to \text{Buffer Gain from the Non-inverting Input to the Inverting Input}$ 

 $R_I o Buffer Output Impedance$ 

 $i_{ERR} \rightarrow Feedback \; Error \; Current \; Signal$ 

 $Z(s) \to Frequency$  Dependent Open Loop Transimpedance Gain from  $i_{ERR}$  to  $V_{O}$ 



FIGURE 2. Current-Feedback Transfer Function Analysis Circuit.

The buffer gain is typically very close to 1.00 and is normally neglected from signal gain considerations. It will, however set the CMRR for a single op amp differential-amplifier configuration. For a buffer gain  $\alpha < 1.0$ , the CMRR =  $-20 \bullet \log (1-\alpha)$  dB.

 $R_{\rm I}$ , the buffer output impedance, is a critical portion of the bandwidth control equation. The OPA2607 has an  $R_{\rm I}$  typically about 33 $\Omega$ .

A current-feedback op amp senses an error current in the inverting node (as opposed to a differential input error voltage for a voltage-feedback op amp) and passes this on to the output through an internal frequency dependent transimpedance gain. The typical performance curves show this open-loop transimpedance response. This is analogous to the open-loop voltage gain curve for a voltage-feedback op amp. Developing the transfer function for the circuit of Figure 2 gives Equation 1:

$$\frac{V_{O}}{V_{I}} = \frac{\alpha \left(1 + \frac{R_{F}}{R_{G}}\right)}{1 + \frac{R_{F} + R_{I}\left(1 + \frac{R_{F}}{R_{G}}\right)}{Z_{(S)}}} = \frac{\alpha NG}{1 + \frac{R_{F} + R_{I} NG}{Z_{(S)}}}$$

$$\left[NG = \left(1 + \frac{R_{F}}{R_{G}}\right)\right]$$

This is written in a loop-gain analysis format where the errors arising from a finite open-loop gain are shown in the denominator. If Z(s) were infinite over all frequencies, the denominator of Equation 1 would reduce to 1 and the ideal desired signal gain shown in the numerator would be achieved. The fraction in the denominator of Equation 1 determines the frequency response. Equation 2 shows this as the loop-gain equation:

$$\frac{Z_{(S)}}{R_F + R_I NG} = \text{Loop Gain}$$
 (2)

If  $20 \bullet \log{(R_F + NG \bullet R_I)}$  were drawn on top of the open-loop transimpedance plot, the difference between the two would be the loop gain at a given frequency. Eventually, Z(s) rolls off to equal the denominator of Equation 2 at which point the loop gain has reduced to 1 (and the curves have intersected). This point of equality is where the amplifier's closed-loop frequency response given by Equation 1 will start to roll off, and is exactly analogous to the frequency at which the noise gain equals the open-loop voltage gain for a voltage-feedback op amp. The difference here is that the total impedance in the denominator of Equation 2 may be controlled somewhat separately from the desired signal gain (or NG).

The OPA2607 is internally compensated to give a maximally flat frequency response for  $R_F=1.21 k\Omega$  at NG = 8 on  $\pm 12 V$  supplies. Evaluating the denominator of Equation 2 (which is the feedback transimpedance) gives an optimal target of  $1.44 k\Omega$ . As the signal gain changes, the contribution of the NG x  $R_I$  term in the feedback transimpedance will change, but the total can be held constant by adjusting  $R_F$ . Equation 3 gives an approximate equation for optimum  $R_F$  over signal gain:

$$R_F = 1441\Omega - NG R_I \tag{3}$$

As the desired signal gain increases, this equation will eventually predict a negative  $R_{\rm F}.$  A somewhat subjective limit to this adjustment can also be set by holding  $R_{\rm G}$  to a minimum value of  $20\Omega.$  Lower values will load both the buffer stage at the input and the output stage if  $R_{\rm F}$  gets too low—actually decreasing the bandwidth. Figure 3 shows the recommended  $R_{\rm F}$  versus NG. The values for  $R_{\rm F}$  versus Gain shown here are approximately equal to the values used to generate the typical performance curves. They differ in that the optimized values used in the typical performance curves are also correcting for board parasitics not considered in the simplified analysis leading to Equation 3. The values shown in Figure 3 give a good starting point for design where bandwidth optimization is desired.



FIGURE 3. Recommended Feedback Resistor vs Noise Gain.

The total impedance going into the inverting input may be used to adjust the closed-loop signal bandwidth. Inserting a series resistor between the inverting input and the summing junction will increase the feedback impedance (denominator of Equation 2), decreasing the bandwidth. The internal buffer output impedance for the OPA2607 is slightly influenced by the source impedance looking out of the non-inverting input terminal. High-source resistors will have the effect of increasing  $R_{\rm I}$ , decreasing the bandwidth. For those single-supply applications which develop a midpoint bias at the non-inverting input through high-valued resistors, the decoupling capacitor is essential for power-supply ripple rejection, non-inverting input-noise current shunting, and to minimize the high frequency value for  $R_{\rm I}$  in Figure 2.

## **INVERTING AMPLIFIER OPERATION**

Since the OPA2607 is a wideband, current-feedback op amp, most of the familiar op amp application circuits are available to the designer. Those dual op amp applications that require considerable flexibility in the feedback element (e.g. integrators, transimpedance, some filters) should consider the unity gain stable voltage-feedback OPA2680, since the feedback resistor is the compensation element for a current-feedback op amp. Wideband inverting operations (and especially summing) are particularly suited to the OPA2607. Figure 4 shows a typical inverting configuration where the I/O impedances are  $50\Omega$ .



FIGURE 4. Inverting Gain of -8 with Impedance Matching.

In the inverting configuration, two key design considerations must be noted. The first is that the gain resistor  $(R_{\rm G})$  becomes part of the signal-channel input impedance. If input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twisted pair, long PC board trace, or other transmission line conductor), it is normally necessary to add an additional matching resistor  $(R_{\rm M})$  to ground.  $R_{\rm G}$  by itself is normally not set to the required input impedance since its value, along with the desired gain, will determine an  $R_{\rm F}$  which may be nonoptimal from a frequency response standpoint. The total input impedance for the source becomes the parallel combination of  $R_{\rm G}$  and  $R_{\rm M}$ .

The second major consideration, touched on in the previous paragraph, is that the signal-source impedance becomes part of the noise-gain equation and will have slight effect on the bandwidth through Equation 1. The values shown in Figure 4 have accounted for this by slightly decreasing  $R_F$  to reoptimize the bandwidth for the noise gain. In the example of Figure 4, the  $R_M$  value combines in parallel with the external  $50\Omega$  source impedance, yielding an effective driving impedance of  $50\Omega\parallel75\Omega=30.0\Omega$ . This impedance is added in series with  $R_G$  for calculating the noise gain, which gives NG=7.72 (instead of NG=9.00 with a  $0\Omega$  source). This value, along with the  $R_F$  of Figure 3 and the inverting input impedance of  $33\Omega$ , are inserted into Equation 3 to get  $R_F=1186\Omega$ .

Note that the non-inverting input in this bipolar-supply inverting application is connected directly to ground. It is often suggested that an additional resistor be connected to ground on the non-inverting input to achieve bias-current error cancellation at the output. The input bias currents for a current-feedback op amp are not generally matched in either magnitude or polarity. Connecting a resistor to ground on the non-inverting input of the OPA2607 in the circuit of Figure 4 will actually provide additional gain for that input's bias and noise currents, but will not decrease the output DC error since the input bias currents are not matched.

## **OUTPUT CURRENT AND VOLTAGE**

The OPA2607 provides outstanding output voltage and current capabilities. Under no-load conditions at 25°C, the output voltage typically swings within 0.8V of either supply rail; the guaranteed swing limit is within 1.1V of either rail. Into a  $5\Omega$  load (the minimum tested load), it is guaranteed to deliver more than  $\pm 180$ mA.

# **DISTORTION PERFORMANCE**

The OPA2607 provides good distortion performance into a  $100\Omega$  load on  $\pm 12V$  supplies. Relative to alternative solutions, it provides exceptional performance into lighter loads. Increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network—in the non-inverting configuration (Figure 1) this is the sum of  $R_F + R_G$ , while in the inverting configuration it is just  $R_F$ . Also, providing an additional supply decoupling capacitor  $(0.1\mu F)$  between the supply pins (for bipolar operation) improves the 2nd-order distortion slightly (3 to 6dB).

In most op amps, increasing the output voltage swing increases harmonic distortion directly. As the typical performance curves show, the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly. For 2 tones centered at 1MHz, with 10dBm/tone into a matched  $50\Omega$  load (i.e. 2Vp-p for each tone at the load, which requires 8Vp-p for the overall 2-tone envelope at the output pin), the typical performance curves show 85dBc difference between the test-tone power and the 3rd-order intermodulation spurious levels.

#### **NOISE PERFORMANCE**

Wideband current-feedback op amps generally have a higher output noise than comparable voltage-feedback op amps. The OPA2607 offers an excellent balance between voltage and current noise terms to achieve low output noise. The inverting current noise (15pA/\daggerHz) is significantly lower than competitive solutions, while the input voltage noise  $(1.7 \text{nV}/\sqrt{\text{Hz}})$  is lower than most unity gain stable, wideband, voltage-feedback op amps. This low input voltage noise was achieved at the price of higher non-inverting input current noise (11pA/ $\sqrt{\text{Hz}}$ ). As long as the AC source impedance looking out of the noninverting node is less than  $100\Omega$ , this current noise will not contribute significantly to the total output noise. The op amp input voltage noise and the two input current noise terms combine to give low output noise under a wide variety of operating conditions. Figure 5 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either  $nV/\sqrt{Hz}$  or  $pA/\sqrt{Hz}$ .



FIGURE 5. Op Amp Noise Analysis Model.

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 4 shows the general form for the output noise voltage using the terms shown in Figure 5.

$$E_{O} = \sqrt{(E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S})NG^{2} + (I_{BI}R_{F})^{2} + 4kTR_{F}NG^{2}}$$

Dividing this expression by the noise gain (NG =  $(1+R_F/R_G)$ ) will give the equivalent input referred spot noise voltage at the non-inverting input as shown in Equation 5.

$$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + (\frac{I_{BI}R_{F}}{NG})^{2} + \frac{4kTR_{F}}{NG}}$$

Evaluating these two equations for the OPA2607 circuit and component values shown in Figure 1 will give a total output spot noise voltage of  $27 \text{nV}/\sqrt{\text{Hz}}$  and a total equivalent input spot noise voltage of  $3.4 \text{nV}/\sqrt{\text{Hz}}$ . This total input referred spot noise voltage is higher than the  $1.7 \text{nV}/\sqrt{\text{Hz}}$  specifica-

tion for the op amp voltage noise alone. This reflects the noise added to the output by the inverting current noise times the feedback resistor. If the feedback resistor is reduced in high-gain configurations (as suggested previously), the total input referred voltage noise given by Equation 5 will approach just the  $1.7nV/\sqrt{Hz}$  of the op amp itself. For example, going to a gain of +20 using  $R_F=750\Omega$  will give a total input referred noise of  $2.0nV/\sqrt{Hz}$  .

## DC ACCURACY AND OFFSET CONTROL

A current-feedback op amp like the OPA2607 provides exceptional bandwidth in high gains, giving fast pulse settling but only moderate DC accuracy. The typical specifications show an input offset voltage comparable to high-speed voltage-feedback amplifiers. However, the two input bias currents are somewhat higher and are unmatched. Whereas bias current cancellation techniques are very effective with most voltage-feedback op amps, they do not generally reduce the output DC offset for wideband current-feedback op amps. Since the two input bias currents are unrelated in both magnitude and polarity, matching the source impedance looking out of each input to reduce their error contribution to the output is ineffective. Evaluating the configuration of Figure 1, using worst case +25°C input offset voltage and the two input bias currents, gives a worst case output offset range equal to:

$$\begin{split} &\pm (\text{NG} \bullet \text{V}_{\text{OS(MAX)}}) \pm (\text{I}_{\text{BN}} \bullet \text{R}_{\text{S}}/2 \bullet \text{NG}) \pm (\text{I}_{\text{BI}} \bullet \text{R}_{\text{F}}) \\ &\quad \text{where NG} = \text{non-inverting signal gain} \\ &= \pm (8 \bullet 7 \text{mV}) \pm (12 \mu \text{A} \bullet 25 \Omega \bullet 8) \pm (40 \mu \text{A} \bullet 1.21 \text{k}\Omega) \\ &= \pm 56.0 \text{mV} \pm 2.4 \text{mV} \pm 48.4 \text{mV} \\ &= \pm 107 \text{mV} \end{split}$$

## THERMAL ANALYSIS

Maximum desired junction temperature will set the maximum allowed internal power dissipating. In no case should the maximum junction temperature exceed 175°C. The operating junction temperature is given by:

$$T_{J} = T_{A} + P_{D} \theta_{JA} \tag{6}$$

where  $T_A$  is the ambient temperature,  $P_D$  is the average power dissipation as calculated below, and  $\theta_{JA}$  is the package thermal resistance shown in the specifications.

The total internal power dissipation of a single amplifier, assuming bipolar supplies  $(\pm V_S)$ , is:

$$P_{D} = 2V_{S}I_{Q} + V_{S}I_{O(AVE)} - I_{O(RMS)}^{2}R_{L}$$
 (7)

where  $I_Q$  is the quiescent supply current,  $I_{O(AVE)}$  is the average output current,  $I_{O(RMS)}$  is the root-mean-square output current, and  $R_L$  is the load seen by the output. Under absolute worst case conditions, with  $V_Q = V_S/2$ , Equation 7 becomes:

$$P_{\rm D} = 2V_{\rm S}I_{\rm Q} + V_{\rm S}^2 / (4R_{\rm L})$$
 (8)

The ADSL Upstream Driver shown on the front page will be used as an example of these calculations. The ADSL (G.DMT) standard uses a spectrally-efficient coding technique, which produces a near-Gaussian output voltage distribution. Under these conditions,  $I_{O(AVE)} = 0.8\ I_{O(RMS)}$ . The maximum allowed crest factor in this standard is CF = 5.33 Vpk/Vrms. We now calculate for each amplifier individually:

$$R_{L} = \left(78.7\Omega + \frac{100\Omega/2}{0.8^{2}}\right) \left\| \left(1.21k\Omega + \frac{348\Omega}{2}\right) - 141\Omega \right\|$$

$$I_{O(PK)} = \frac{V_{O(PK)}}{R_{L}} = \frac{38Vp - p/2}{141\Omega} = 135\text{mA}$$

$$I_{O(RMS)} = \frac{I_{O(PK)}}{CF} = \frac{135\text{mA}}{5.33} = 25.3\text{mA}$$

$$I_{O(AVE)} = 0.8 I_{O(RMS)} = 20.2\text{mA}$$

Now calculate the typical junction temperature of both channels of the OPA2607H (PSO-8 **SO-COOL**\* Package) based on Equations 6 and 7:

$$P_{D} = 2 \cdot 12V \cdot 16mA +$$

$$2 \cdot (12V \cdot 20.2mA) - (25.3mA)^{2} \cdot 141\Omega$$

$$= 0.69W$$

$$T_{J} = 85^{\circ}C + 0.69W \cdot 50^{\circ}C/W$$

$$= 120^{\circ}C$$

The junction temperature of this example is well below  $175^{\circ}\text{C}$  absolute maximum because the PSO-8 power package has such a low thermal impedance when properly connected to the  $-\text{V}_{\text{S}}$  power plane (see the Board Layout Guidelines section). To help illustrate this point, the regular SO-8 package (OPA2607U) gives  $T_J = 171^{\circ}\text{C}$  under the same conditions.

# **BOARD LAYOUT GUIDELINES**

Achieving optimum performance with a high-frequency amplifier like the OPA2607 requires careful attention to board layout parasitics and external component types. Recommendations that will optimize performance include:

- a) Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability. On the non-inverting input it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
- b) Minimize the distance (< 0.25") from the power supply pins to high frequency  $0.1\mu F$  decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power supply

connections (on pins 4 and 7) should always be decoupled with these capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) will improve 2nd harmonic distortion performance. Larger  $(2.2\mu F$  to  $6.8\mu F)$  decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PC board.

- c) Careful selection and placement of external components will preserve the high-frequency performance of the OPA2607. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition axially leaded resistors can also provide good high-frequency performance. Again, keep their leads and PC board trace length as short as possible. Never use wirewound-type resistors in a high-frequency application. Since the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as non-inverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. The frequency response is primarily determined by the feedback resistor value as described previously. Increasing its value will reduce the bandwidth, while decreasing it will give a more peaked frequency response. The  $1.21k\Omega$  feedback resistor used in the typical performance specifications at a gain of +8 on ±12V supplies is a good starting point for design. Note that a 1.50k $\Omega$  feedback resistor, rather than a direct short, is recommended for the unity-gain follower application. A current-feedback op amp requires a feedback resistor even in the unity-gain follower configuration to control stability.
- d) Connections to other wideband devices on the board may be made with short direct traces or through on-board transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50 to 100mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> from the plot of recommended "Rs vs Capacitive Load". Low parasitic capacitive loads (< 5pF) may not need an R<sub>S</sub> since the OPA2607 is nominally compensated to operate with a 2pF parasitic load. If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched-impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A  $50\Omega$  environment is normally not necessary on board, and in fact a higher-impedance environment will improve distortion as shown in the "Distortion vs Load" plots. With a characteristic board-trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA2607 is used as well as a terminating shunt resistor at the input of

the destination device. Remember also that the terminating impedance will be the parallel combination of the shunt resistor and the input impedance of the destination device: this total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA2607 allows multiple destination devices to be handled as separate transmission lines, each with their own series and shunt terminations. If the 6dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the plot of "Rs vs Capacitive Load". This will not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.

- **e) Do not socket** a high speed part like the OPA2607. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA2607 onto the board.
- f) Use the  $-V_S$  plane to conduct heat out of the PSO-8 and PSO-14 Power Packages (OPA2607H and OPA2607N). These packages attach the die directly to a metal slug in its bottom, which you should solder to the board. This slug needs to be connected electrically to the negative supply plane, which must have a minimum area of 2" x 2" (50mm x 50mm) to produce the  $\theta_{JA}$  values in the specifications table. More details will be found in the data sheets that accompany the demo boards described in the Demonstration Boards section of this data sheet.

# INPUT AND ESD PROTECTION

The OPA2607 is built using a very high-speed complementary bipolar process. All device pins have ESD protection using internal diodes to the power supplies as shown in Figure 6. The OPA2607 has an ESD rating of 4000V human body model, and 300V machine model.

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (e.g. in systems with ±30V supply parts driving into the OPA2607), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible since high values degrade both noise performance and frequency response.



FIGURE 6. Internal ESD Protection.