Data Sheet January 2000 File Number 3115.4 ### CMOS Quad SPST Analog Switch The DG201 solid state analog switch is designed using an improved, high voltage CMOS monolithic technology. It provides ease-of-use and performance advantages not previously available from solid state switches. Destructive latch-up of solid state analog gates have been eliminated by Intersil's CMOS technology. The DG201 is completely specification and pinout compatible with the industry standard devices. ### **Ordering Information** | PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | PKG.<br>NO. | |-------------|---------------------|------------|-------------| | DG201CJ | 0 to 70 | 16 Ld PDIP | E16.3 | ### Functional Diagram **DG201 SWITCH CELL** | TRUTH | TABLE NW.DZS | | |-------|--------------|--| | LOGIC | DG201 | | | 0 | ON | | | 1 | OFF | | #### **Features** - Switches Greater than 28V<sub>P-P</sub> Signals with ±15V Supplies - Break-Before-Make Switching | - t <sub>OFF</sub> | 250ns | |--------------------|-------| | - t <sub>ON</sub> | 700ns | - TTL, DTL, CMOS, PMOS Compatible - · Non-Latching with Supply Turn-Off - · Complete Monolithic Construction - Industry Standard (DG201) ### **Applications** - Data Acquisition - Sample and Hold Circuits - Operational Amplifier Gain Switching Networks #### **Pinout** **SWITCHES SHOWN FOR LOGIC "1" INPUT** # Functional Diagram (1/4 DG201) # Pin Descriptions | • | | | |-----|------------------|--------------------------------------------| | PIN | SYMBOL | DESCRIPTION | | 1 | IN <sub>1</sub> | Logic Control for Switch 1 | | 2 | D <sub>1</sub> | Drain (Output) Terminal for Switch 1 | | 3 | S <sub>1</sub> | Source (Input) Terminal for Switch 1 | | 4 | V- | Negative Power Supply Terminal | | 5 | GND | Ground Terminal (Logic Common) | | 6 | S <sub>4</sub> | Source (Input) Terminal for Switch 4 | | 7 | D <sub>4</sub> | Drain (Output) Terminal for Switch 4 | | 8 | IN <sub>4</sub> | Logic Control for Switch 4 | | 9 | IN <sub>3</sub> | Logic Control for Switch 3 | | 10 | D <sub>3</sub> | Drain (Output) Terminal for Switch 3 | | 11 | S <sub>3</sub> | Source (Input) Terminal for Switch 3 | | 12 | V <sub>REF</sub> | Logic Reference Voltage | | 13 | V+ | Positive Power Supply Terminal (Substrate) | | 14 | S <sub>2</sub> | Source (Input) Terminal for Switch 2 | | 15 | D <sub>2</sub> | Drain (Output) Terminal for Switch 2 | | 16 | IN <sub>2</sub> | Logic Control for Switch 2 | 2 --- #### **DG201** #### **Absolute Maximum Ratings** | V+ to V | 6V | |-------------------------------------|----| | V+ to V <sub>D</sub> | 0V | | V <sub>D</sub> to V | 0V | | V <sub>D</sub> to V <sub>S</sub> | 8V | | V <sub>REF</sub> to V | 3V | | V <sub>REF</sub> to V <sub>IN</sub> | 0V | | V <sub>REF</sub> to GND | 0V | | V <sub>IN</sub> to GND | 0V | | Current (Any Terminal)30r | nΑ | #### **Thermal Information** | Thermal Resistance (Typical, Note 1) | θ <sub>JA</sub> ( <sup>o</sup> C/W) | θ <sub>JC</sub> (oC/W) | |---------------------------------------|-------------------------------------|--------------------------------------| | PDIP Package | 90 | N/A | | Maximum Junction Temperature | | | | Plastic Package | | 150°C | | Maximum Storage Temperature Range | 65 | <sup>o</sup> C to 150 <sup>o</sup> C | | Maximum Lead Temperature (Soldering 1 | 0s) | 300°C | | | | | #### **Operating Conditions** CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. ### **Electrical Specifications** $T_A = 25^{\circ}C$ , V+ = +15V, V- = -15V | | | "C" SUFFIX | | | | |------------------------------------------------------------------------|-------------------------------------------------------------|------------|------------------|------|-------| | PARAMETER | TEST CONDITIONS | 0°C | (NOTE 2)<br>25°C | 70°C | UNITS | | DYNAMIC CHARACTERISTICS | | | 1 | | • | | Turn-ON Time (Note 3), t <sub>ON</sub> | $R_L = 1k\Omega$ , $V_{ANALOG} = -10V$ to +10V (Figure 1) | - | 1.0 | - | μs | | Turn-OFF Time (Note 3), t <sub>OFF</sub> | $R_L = 1k\Omega$ , $V_{ANALOG} = -10V$ to +10V (Figure 1) | - | 0.5 | - | μs | | Charge Injection, Q | Figure 2 | - | 20 (Typ) | - | mV | | Off Isolation Rejection Ratio, OIRR | $f = 1MHz$ , $R_L = 100\Omega$ , $C_L \le 5pF$ , (Figure 3) | - | 50 (Typ) | - | dB | | Crosstalk (Channel-to-Channel), CCRR | One Channel Off | - | -50 (Typ) | - | dB | | DIGITAL INPUT CHARACTERISTICS | | | | | | | Input Logic Current, I <sub>IN(ON)</sub> | V <sub>IN</sub> = 0.8V (Note 3) | ±1 | ±1 | ±10 | μА | | Input Logic Current, I <sub>N(OFF)</sub> | V <sub>IN</sub> = 2.4V (Note 3) | ±1 | ±1 | ±10 | μА | | ANALOG SWITCH CHARACTERISTICS | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | - | ±15 (Typ) | - | V | | Drain-Source ON Resistance, r <sub>DS(ON)</sub> | $I_S = 10$ mA, $V_{ANALOG} = \pm 10$ V | 100 | 100 | 125 | Ω | | Channel-to-Channel r <sub>DS(ON)</sub> Match, r <sub>DS(ON)</sub> | | - | 30 (Typ) | - | Ω | | Drain OFF Leakage Current, I <sub>D(OFF)</sub> | V <sub>ANALOG</sub> = -14V to +14V | - | ±5 | 100 | nA | | Source OFF Leakage Current, I <sub>S(OFF)</sub> | V <sub>ANALOG</sub> = -14V to +14V | - | ±5 | 100 | nA | | Channel ON Leakage<br>Current, I <sub>D(ON)</sub> + I <sub>S(ON)</sub> | $V_D = V_S = -14V \text{ to } +14V$ | - | ±5 | 200 | nA | | POWER SUPPLY CHARACTERISTICS | | | | | | | Supply Current, I+ Positive | V <sub>IN</sub> = 0V or V <sub>IN</sub> = 5V | 2000 | 1000 | 2000 | μА | | Supply Current, I- Negative | | 2000 | 1000 | 2000 | μА | #### NOTES: - 2. Typical values are for design aid only, not guaranteed and not subject to production testing. - 3. All channels are turned off by high "1" logic inputs and all channels are turned on by low "0" inputs; however 0.8V to 2.4V describes the minimum range for switching properly. Peak input current required for transition is typically -120µA. --- #### **Test Circuits** **ANALOG** FIGURE 1. ton AND toff TEST CIRCUIT FIGURE 2. CHARGE INJECTION TEST CIRCUIT FIGURE 3. OFF ISOLATION TEST CIRCUIT ### Typical Applications #### Using the V<sub>REF</sub> Terminal The DG201 has an internal voltage divider setting the TTL threshold on the input control lines for V+ equal to +15V. The schematic shown in Figure 4 with nominal resistor values, gives approximately 2.4V on the $V_{REF}$ pin. As the TTL input signal goes from +0.8V to +2.4V, $Q_1$ and $Q_2$ switch states to turn the switch ON and OFF. If the power supply voltage is less than +15V, then a resistor $(R_{EXT})$ must be added between V+ and the $V_{REF}$ pin, to restore +2.4V at $V_{REF}$ . The table shows the value of this resistor for various supply voltages, to maintain TTL compatibility. If CMOS logic levels with a +5V supply are being used, the threshold shifts are less critical, but a separate column of suitable values is given in the table. For logic swings of -5V to + 5V, no resistor is needed. In general, the "low" logic level should be <0.8V to prevent $Q_1$ and $Q_2$ from both being ON together (this will cause incorrect switch function). TABLE 1. | V+ SUPPLY (V) | $R_{EXT}$ FOR TTL LEVELS (kΩ) | $R_{\text{EXT}}$ FOR CMOS LEVELS ( $k\Omega$ ) | |---------------|-------------------------------|------------------------------------------------| | +15 | - | - | | +12 | 420 | - | | +10 | 190 | - | | +9 | 136 | 136 | | +8 | 98 | 98 | | +7 | 70 | 70 | FIGURE 4. ## **Typical Performance Curves** FIGURE 5. $r_{DS(ON)}$ vs $V_D$ and temperature FIGURE 7. $I_{D(ON)}$ vs TEMPERATURE FIGURE 6. $r_{DS(ON)}$ vs $V_D$ and power supply voltage FIGURE 8. $I_{S(OFF)}$ OR $I_{D(OFF)}$ vs TEMPERATURE --- #### Die Characteristics **DIE DIMENSIONS:** 94 mils x 101 mils x 14 mils **METALLIZATION:** Type: Al Thickness: 10kÅ #### PASSIVATION: Type: $SiO_2/Si_3N_4$ $SiO_2$ Thickness: $7k\mathring{A}$ $Si_3N_4$ Thickness: $8k\mathring{A}$ #### **WORST CASE CURRENT DENSITY:** 1 x 10<sup>5</sup> A/cm<sup>2</sup> ## Metallization Mask Layout DG201 <sup>†</sup> BACKSIDE OF CHIP IS V+ ### Dual-In-Line Plastic Packages (PDIP) #### NOTES: - 1. Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95. - 4. Dimensions A, A1 and L are measured with the package seated in JE-DEC seating plane gauge GS-3. - 5. D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch (0.25mm). - 6. E and ea are measured with the leads constrained to be perpendicular to datum -C- - 7. e<sub>B</sub> and e<sub>C</sub> are measured at the lead tips with the leads unconstrained. eC must be zero or greater. - 8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch (0.25mm). - 9. N is the maximum number of terminal positions. - 10. Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of 0.030 - 0.045 inch (0.76 - 1.14mm). E16.3 (JEDEC MS-001-BB ISSUE D) 16 LEAD DUAL-IN-LINE PLASTIC PACKAGE | | INCHES | | MILLIMETERS | | | |----------------|--------|-------|-------------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | А | - | 0.210 | - | 5.33 | 4 | | A1 | 0.015 | - | 0.39 | - | 4 | | A2 | 0.115 | 0.195 | 2.93 | 4.95 | - | | В | 0.014 | 0.022 | 0.356 | 0.558 | - | | B1 | 0.045 | 0.070 | 1.15 | 1.77 | 8, 10 | | С | 0.008 | 0.014 | 0.204 | 0.355 | - | | D | 0.735 | 0.775 | 18.66 | 19.68 | 5 | | D1 | 0.005 | - | 0.13 | - | 5 | | Е | 0.300 | 0.325 | 7.62 | 8.25 | 6 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 | | е | 0.100 | BSC | 2.54 BSC | | - | | e <sub>A</sub> | 0.300 | BSC | 7.62 BSC | | 6 | | e <sub>B</sub> | - | 0.430 | - | 10.92 | 7 | | L | 0.115 | 0.150 | 2.93 | 3.81 | 4 | | N | 1 | 6 | 16 | | 9 | Rev. 0 12/93 All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site www.intersil.com ### Sales Office Headquarters **NORTH AMERICA** Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (321) 724-7000 FAX: (321) 724-7240 **EUROPE** Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 **ASIA** Intersil (Taiwan) Ltd. 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029