#### 查询TFP501供应商



Supports UXGA Resolution (Output Pixel Rates up to 165 MHz)

- Digital Visual Interface (DVI) and High-Bandwidth Digital Content Protection (HDCP) Specification Compliant<sup>1</sup>
- Encrypted External HDCP Device Key Storage for Exceptional Security and Ease of Implementation
- True-Color, 24 Bits/Pixel, 48-bit Dual Pixel Output Mode, 16.7M Colors at 1 or 2 Pixels Per Clock
- Laser Trimmed (50-Ω) Input Stage for Optimum Fixed Impedance Matching
- Skew Tolerant up to One Pixel Clock Cycle (High Clock and Data Jitter Tolerance)

# 4x Over-Sampling for Reduced Bit-Error

SLDS127B - JULY 2001 - REVISED AUGUST 2002

- Rates and Better Performance Over Longer Cables
- Reduced Power Consumption From 1.8-V Core Operation With 3.3-V I/O's and Supplies<sup>2</sup>
- Reduced Ground-Bounce Using Time Staggered Pixel Outputs
- Lowest Noise and Best Power Dissipation Using TI 100-pin TQFP PowerPAD™ Packaging
- Advanced Technology Using TI's 0.18-μm EPIC-5<sup>™</sup> CMOS Process
- Supports Hot Plug Detection

#### description

The TFP501 is a Texas Instruments *PanelBus* flat panel display product, part of a comprehensive family of end-to-end DVI 1.0-compliant solutions. Targeted primarily at desktop LCD monitors, DLP and LCD projectors, and digital TVs, the TFP501 finds applications in any design requiring high-speed digital interface with the additional benefit of an extremely robust and innovative encryption scheme for digital content protection.

The TFP501 supports display resolutions up to UXGA, including the standard HDTV formats, in 24-bit true color pixel format. The TFP501 offers design flexibility to drive one or two pixels per clock, supports TFT or DSTN panels, and provides an option for time staggered pixel outputs for reduced ground-bounce.

PowerPAD advanced packaging technology results in best-of-class power dissipation, footprint, and ultra-low ground inductance.

The TFP501 combines *PanelBus* circuit innovation and unique implementation for HDCP key protection with TI's advanced 0.18 μm EPIC-5 CMOS process technology to achieve a completely secure, reliable, low-powered, low noise, high-speed digital interface solution.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Footnotes:

- 1. The digital visual interface (DVI) specification is an industry standard developed by the digital display working group (DDWG) for high-speed digital connection to digital displays. The high-bandwidth digital content protection system (HDCP) is an industry standard for protecting DVI outputs from being copied. HDCP was developed by Intel Corporation and is licensed by the Digital Content Protection, LLC. The TFP501 is compliant to the DVI Rev. 1.0 and HDCP Rev. 1.0 specifications.
  - The TFP501 has an internal voltage regulator that provides the 1.8 V core power supply from the externally supplied 3.3 V supplies.

PanelBus, PowerPAD and EPIC-5 are trademarks of Texas Instruments.

Production DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.











| TERM             | INAL                     | 1/2 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|--------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME             | NO.                      | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| AGND             | 79                       |     | Analog ground—Ground reference and current return for analog circuitry.                                                                                                                                                                                                                                                                                                                                                                                           |
| AV <sub>DD</sub> | 82, 85,<br>88, 91        |     | Analog V <sub>DD</sub> —Power supply for analog circuitry. Nominally 3.3 V.                                                                                                                                                                                                                                                                                                                                                                                       |
| CAP              | 67                       | 0   | Bypass capacitor—4.7 $\mu$ F tantalum and 0.01 $\mu$ F ceramic capacitors connected to ground.                                                                                                                                                                                                                                                                                                                                                                    |
| CTL[2:1]         | 41, 40                   | 0   | General purpose control signals—Used for user defined control. In normal mode CTL1 is not powered down via PDO.                                                                                                                                                                                                                                                                                                                                                   |
| DDC_SA           | 94                       | I   | Display data channel_serial address—I <sup>2</sup> C Slave address bit A0 for display data channel (DDC). Refer to I <sup>2</sup> C Interface section for more details.                                                                                                                                                                                                                                                                                           |
| DDC_SCL          | 92                       | I/O | Display data channel_serial clock—l <sup>2</sup> C Clock for the DDC. External pullup resistors = 10 k $\Omega$ and 3.3 V tolerant.                                                                                                                                                                                                                                                                                                                               |
| DDC_SDA          | 93                       | I/O | Display data channel_serial data— $I^2C$ Data for the DDC. External pullup resistors = 10 k $\Omega$ and 3.3 V tolerant.                                                                                                                                                                                                                                                                                                                                          |
| DE               | 46                       | 0   | Output data enable—Used to indicate time of active video display versus nonactive display or blanking interval. During blanking, only HSYNC, VSYNC and CTL1–2 are transmitted. During times of active display, or nonblanking, only pixel data, QE[23:0] and QO[23:0], is transmitted. High: active display interval                                                                                                                                              |
|                  |                          |     | Low: blanking interval                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DFO              | 1                        | I   | Output clock data format—Controls the output clock (ODCK) format for either TFT or DSTN panel support. For TFT support ODCK clock runs continuously. For DSTN support ODCK only clocks when DE is high; otherwise, ODCK is held low when DE is low.                                                                                                                                                                                                               |
|                  |                          |     | High: DSTN support/ODCK held low when DE = low.<br>Low: TFT support/ODCK runs continuously.                                                                                                                                                                                                                                                                                                                                                                       |
| DGND             | 5, 39, 68                |     | Digital ground—Ground reference and current return for digital core.                                                                                                                                                                                                                                                                                                                                                                                              |
| DV <sub>DD</sub> | 6, 38                    |     | Digital V <sub>DD</sub> —Power supply for digital core. Nominally 3.3 V.                                                                                                                                                                                                                                                                                                                                                                                          |
| HSYNC            | 48                       | 0   | Horizontal sync output                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| OCK_INV          | 100                      | I   | ODCK Polarity – Selects ODCK edge on which pixel data (QE[23:0] and QO[23:0]) and control signals (HSYNC, VSYNC, DE, CTL1–2) are latched.                                                                                                                                                                                                                                                                                                                         |
|                  |                          |     | Normal mode:<br>High: latches output data on rising ODCK edge.<br>Low: latches output data on falling ODCK edge.                                                                                                                                                                                                                                                                                                                                                  |
| ODCK             | 44                       | 0   | Output data clock—Pixel clock. All pixel outputs QE[23:0] and QO[23:0] (if in 2-pixel/clock mode) along with DE, HSYNC, VSYNC and CTL[2:1] are synchronized to this clock.                                                                                                                                                                                                                                                                                        |
| OGND             | 19, 28,<br>45, 58,<br>76 |     | Output driver ground—Ground reference and current return for digital output drivers.                                                                                                                                                                                                                                                                                                                                                                              |
| ov <sub>dd</sub> | 18, 29,<br>43, 57,<br>78 |     | Output driver V <sub>DD</sub> —Power supply for output drivers. Nominally 3.3 V.                                                                                                                                                                                                                                                                                                                                                                                  |
| PD               | 2                        | I   | Power down—An active low signal that controls the TFP501 power-down state. During power down all output buffers are switched to a high-impedance state and brought low through a weak pulldown. All analog circuits are powered down and all inputs are disabled, except for PD.                                                                                                                                                                                  |
|                  |                          |     | If PD is left unconnected, an internal pullup defaults the TFP501 to normal operation.<br>High: normal operation<br>Low: power down                                                                                                                                                                                                                                                                                                                               |
| PDO              | 9                        | I   | Output drive power down—An active low signal that controls the power-down state of the output drivers.<br>During output drive power down, the output drivers (except SCDT and CTL1) are driven to a high-impedance<br>state. A weak pulldown slowly pulls these outputs to a low level. When PDO is left unconnected an internal<br>pullup defaults the TFP501 to normal operation.<br>High: normal operation/output drivers on.<br>Low: output drive power down. |





SLDS127B - JULY 2001 - REVISED AUGUST 2002

## **Terminal Functions (Continued)**

| TERMI                   | NAL          |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|-------------------------|--------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME                    | NO.          | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| PGND                    | 98           |     | PLL ground – Ground reference and current return for internal PLL.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| PIXS                    | 4            | Ι   | Pixel select—Selects between one or two pixel per clock output modes. During 2-pixel/clock mode, both even pixels, QE[23:0], and odd pixels, QO[23:0], are output in tandem on a given clock cycle. During 1 pixel/clock, even and odd pixels are output sequentially, one at a time, with the even pixel first, on the even pixel bus, QE[23:0]. (The first pixel per line is pixel-0, the even pixel. The second pixel per line is pixel-1, the odd pixel.) High: 2 pixel/clock |  |  |  |  |
|                         |              |     | Low: 1 pixel/clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| PROM_SCL                | 95           | I/O | EEPROM_serial clock— $I^2C$ clock for EEPROM interface data. External pullup resistors = 10 k $\Omega$ and 3.3 V tolerant.                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| PROM_SDA                | 96           | I/O | EEPROM_serial data— $I^2C$ data for EEPROM interface data. External pullup resistors = 10 k $\Omega$ and 3.3 V tolerant.                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| PV <sub>DD</sub> (1, 2) | 97, 99       |     | PLL V <sub>DD</sub> —Power supply for internal PLL. Nominally 3.3 V.                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| QE[0:7]                 | 10–17        | 0   | Even blue pixel output—Output for even and odd blue pixels when in 1-pixel/clock mode. Output for even only blue pixel when in 2-pixel/clock mode. Output data is synchronized to the output data clock, ODCK.                                                                                                                                                                                                                                                                    |  |  |  |  |
|                         |              |     | LSB: QE0/pin 10<br>MSB: QE7/pin 17                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| QE[8:15]                | 20–27        | 0   | Even green pixel output—Output for even and odd green pixels when in 1-pixel/clock mode. Output for even only green pixel when in 2-pixel/clock mode. Output data is synchronized to the output data clock, ODCK.                                                                                                                                                                                                                                                                 |  |  |  |  |
|                         |              |     | LSB: QE8/pin 20<br>MSB: QE15/pin 27                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| QE[16:23]               | 30–37        | 0   | Even red pixel output—Output for even and odd red pixels when in 1-pixel/clock mode. Output for even only red pixel when in 2-pixel/clock mode. Output data is synchronized to the output data clock, ODCK.                                                                                                                                                                                                                                                                       |  |  |  |  |
|                         |              |     | LSB: QE16/pin 30<br>MSB: QE23/pin 37                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| QO[0:7]                 | 49–56        | 0   | Odd blue pixel output—Output for odd only blue pixel when in 2-pixel/clock mode. Not used, and held low, when in 1-pixel/clock mode. Output data is synchronized to the output data clock, ODCK.                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                         |              |     | LSB: QO0/pin 49<br>MSB: QO7/pin 56                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| QO[8:15]                | 59–66        | 0   | Odd green pixel output—Output for odd only green pixel when in 2-pixel/clock mode. Not used, and held low, when in 1-pixel/clock mode. Output data is synchronized to the output data clock, ODCK.                                                                                                                                                                                                                                                                                |  |  |  |  |
|                         |              |     | LSB: QO8/pin 59<br>MSB: QO15/pin 66                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| QO[16:23]               | 69–75,<br>77 | 0   | Odd red pixel output—Output for odd only red pixel when in 2-pixel/clock mode. Not used, and held low, when in 1-pixel/clock mode. Output data is synchronized to the output data clock, ODCK.                                                                                                                                                                                                                                                                                    |  |  |  |  |
|                         |              |     | LSB: QO16/pin 69<br>MSB: QO23/pin 77                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| RSVD                    | 42           | 0   | Reserved—Must be tied high for normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Rx2+                    | 80           | I   | Channel-2 positive receiver input—Positive side of channel-2 T.M.D.S. low voltage signal differential input pair. Channel-2 receives red pixel data in active display and CTL2 control signal during blanking.                                                                                                                                                                                                                                                                    |  |  |  |  |
| Rx2–                    | 81           | I   | Channel-2 negative receiver input—Negative side of channel-2 T.M.D.S. low voltage signal differential input pair.                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Rx1+                    | 83           | I   | Channel-1 positive receiver input—Positive side of channel-1 T.M.D.S. low voltage signal differential input<br>pair. Channel–1 receives green pixel data in active display and CTL1 control signal during blanking.                                                                                                                                                                                                                                                               |  |  |  |  |
| Rx1–                    | 84           | I   | Channel-1 negative receiver input—Negative side of channel-1 T.M.D.S. low voltage signal differential input pair.                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Rx0+                    | 86           | I   | Channel-0 positive receiver input—Positive side of channel-0 T.M.D.S. low voltage signal differential input pair. Channel-0 receives blue pixel data in active display and HSYNC, VSYNC control signals during blanking.                                                                                                                                                                                                                                                          |  |  |  |  |
| Rx0–                    | 87           | I   | Channel-0 negative receiver input—Negative side of channel-0 T.M.D.S. low voltage signal differential input pair.                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |



SLDS127B - JULY 2001 - REVISED AUGUST 2002

| TERMI | NAL |     | DECODIDITION                                                                                                                                                                                                                                                                                             |
|-------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                              |
| RxC+  | 89  | I   | Clock positive receiver input—Positive side of reference clock T.M.D.S. low voltage signal differential input pair.                                                                                                                                                                                      |
| RxC–  | 90  | I   | Clock negative receiver input—Negative side of reference clock T.M.D.S. low voltage signal differential input pair.                                                                                                                                                                                      |
| SCDT  | 8   | 0   | Sync detect – Output to signal when the link is active or inactive. The link is considered to be active when DE is<br>actively switching. The TFP501 monitors the state DE to determine link activity. SCDT can be tied externally to<br>PDO to power down the output drivers when the link is inactive. |
|       |     |     | High: active link<br>Low: inactive link                                                                                                                                                                                                                                                                  |
| ST    | 3   | I   | Output drive strength select—Selects output drive strength for high or low current drive. (see dc specifications for I <sub>OH</sub> and I <sub>OL</sub> vs ST state.)<br>High: high drive strength<br>Low: low drive strength                                                                           |
| STAG  | 7   | I   | Staggered pixel select – An active low signal used in 2 pixel/clock pixel mode (PIXS = high). Time staggers the even and odd pixel outputs to reduce ground bounce. Normal operation outputs the odd and even pixels simultaneously.                                                                     |
|       |     |     | High: normal simultaneous even/odd pixel output.<br>Low: time staggered even/odd pixel output.                                                                                                                                                                                                           |
| VSYNC | 47  | 0   | Vertical sync output                                                                                                                                                                                                                                                                                     |

## **Terminal Functions (Continued)**

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range, DV <sub>DD</sub> , AV <sub>DD</sub> , OV <sub>DD</sub> , PV <sub>DD</sub> |                       |
|-------------------------------------------------------------------------------------------------|-----------------------|
| Input voltage, logic/analog signals                                                             | –0.3 V to 4 V         |
| Operating ambient temperature range                                                             | 0°C to 70°C           |
| Storage temperature range                                                                       | –65°C to 150°C        |
| Case temperature for 10 seconds                                                                 | 260°C                 |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                    | 260°C                 |
| ESD protection, all pins                                                                        | 2 kV Human Body Model |
| JEDEC latch-up (EIA/JESD78)                                                                     | 100 mA                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|                                                                                                              | MIN  | NOM | MAX | UNIT |
|--------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| Supply voltage, V <sub>DD</sub> (DV <sub>DD</sub> , AV <sub>DD</sub> , OV <sub>DD</sub> , PV <sub>DD</sub> ) | 3    | 3.3 | 3.6 | V    |
| Pixel time, t <sub>(pixel)</sub> (see Note 1)                                                                | 6.06 |     | 40  | ns   |
| Single-ended analog input termination resistance, RT (see Note 2)                                            | 45   | 50  | 55  | Ω    |
| Operating free-air temperature, T <sub>A</sub>                                                               | 0    | 25  | 70  | °C   |

NOTES: 1. t(pixel) is the pixel time defined as the period of the RxC clock input. The period of the output clock, ODCK is equal to t(pixel) when in 1-pixel/clock mode and 2 t(pixel) when in 2-pixel/clock mode.

2. The TFP501 is internally optimized using a laser trim process to precisely fix the single-ended termination impedance,  $R_T$ , to 50  $\Omega$  ±10%.



SLDS127B - JULY 2001 - REVISED AUGUST 2002

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

#### dc digital I/O specifications

|                 | PARAMETER                                                      | TEST C                                              | TEST CONDITIONS        |                     | TYP | MAX                 | UNIT |
|-----------------|----------------------------------------------------------------|-----------------------------------------------------|------------------------|---------------------|-----|---------------------|------|
| VIH             | High level digital input voltage (CMOS Inputs)<br>(see Note 3) |                                                     |                        | 0.7 V <sub>DD</sub> |     |                     | V    |
| VIL             | Low level digital input voltage (CMOS Inputs) (see Note 3)     |                                                     |                        |                     |     | 0.3 V <sub>DD</sub> | V    |
|                 |                                                                | DV <sub>DD</sub> = 3 V,<br>I <sub>OH</sub> = - 5 mA | ST = High,             | 2.4                 |     |                     | V    |
| VOH             | High level digital output voltage (see Note 4)                 | DV <sub>DD</sub> = 3 V,<br>I <sub>OH</sub> = - 3 mA | ST = Low,              | 2.4                 |     |                     |      |
| V <sub>OL</sub> | Low level digital output voltage (see Note 4)                  | $DV_{DD} = 3.6 V,$<br>$I_{OL} = 10 mA$              | ST = High,             |                     |     | 0.4                 |      |
|                 |                                                                | $DV_{DD} = 3.6 V,$<br>$I_{OL} = 5 mA$               | ST = Low               |                     |     | 0.4                 | V    |
|                 |                                                                | ST = High,                                          | V <sub>OH</sub> = 2.4V | -5                  | -12 | -18                 | mA   |
| IOH(D)          | High level output drive current (see Note 4)                   | ST = Low,                                           | V <sub>OH</sub> = 2.4V | -3                  | -7  | -12                 | mA   |
|                 | Level and a stand drive assumed (see Alete 4)                  | ST = High,                                          | $V_{OL} = 0.4V$        | 10                  | 13  | 19                  | mA   |
| IOL(D)          | Low level output drive current (see Note 4)                    | ST = Low,                                           | $V_{OL} = 0.4V$        | 5                   | 7   | 11                  | mA   |
| Iн              | High level digital input current (see Note 3)                  | $V_{IH} = DV_{DD}$                                  |                        |                     |     | ±20                 | μA   |
| ۱ <sub>IL</sub> | Low level digital input current (see Note 3)                   | V <sub>IL</sub> = 0.0                               |                        |                     |     | ±60                 | μA   |
| IOZ             | Hi-Z output leakage current                                    | PD = Low or PD                                      | O = Low                |                     |     | ±20                 | μA   |

NOTES: 3. Digital inputs are labeled I in I/O column of Terminal Functions Table.

4. Digital outputs are labeled O in I/O column of Terminal Functions Table.

#### dc specifications

|                    | PARAMETER                                            | TEST CONDITIONS                | MIN                    | TYP MAX                 | UNIT |
|--------------------|------------------------------------------------------|--------------------------------|------------------------|-------------------------|------|
| V <sub>ID(1)</sub> | Analog input differential voltage (see Note 5)       |                                | 150                    | 1200                    | mV   |
| VIC                | Analog input common mode voltage (see Note 5)        |                                | AV <sub>DD</sub> -0.3  | AV <sub>DD</sub> -0.037 | V    |
| VI(OC)             | Open circuit analog input voltage                    |                                | AV <sub>DD</sub> -0.01 | AV <sub>DD</sub> +0.01  | V    |
| IDD(2PIX)          | Normal 2-pix/clock power supply current (see Note 7) | ODCK = 82.5 MHz<br>2-pix/clock |                        | 460                     | mA   |
| l(PD)              | Power down current (see Note 6)                      | PD = Low                       |                        | 10                      | mA   |
| I(PDO)             | Output drive power down current (see Note 6)         | PDO = Low                      |                        | 35                      | mA   |

NOTES: 5. Specified as dc characteristic with no overshoot or undershoot.

6. Analog inputs are open circuit (transmitter is disconnected from TFP501.)

7. Alternating 2-pixel black/2-pixel white pattern. ST = high,  $\overline{STAG}$  = high, QE{23:0] and Q0[23:0] CL = 10 pF.



SLDS127B - JULY 2001 - REVISED AUGUST 2002

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued)

#### ac specifications

|                     | PARAMETER                                                                 | TEST CONDITIONS                 |                                                  | MIN | TYP | MAX                           | UNIT  |  |
|---------------------|---------------------------------------------------------------------------|---------------------------------|--------------------------------------------------|-----|-----|-------------------------------|-------|--|
| V <sub>ID(2)</sub>  | Differential input sensitivity (see Note 8)                               |                                 |                                                  | 150 |     |                               | mVp–p |  |
| V <sub>ID(3)</sub>  | Maximum differential input                                                |                                 |                                                  |     |     | 1560                          | mVp–p |  |
| <sup>t</sup> sk(D)  | Analog input intra–pair (+ to –) differential skew (see Note 12)          |                                 |                                                  |     |     | 0.4<br>t <sub>(bit)</sub> †   | ns    |  |
| <sup>t</sup> sk(CC) | Analog input inter-pair or channel to channel skew (see Note 12)          |                                 |                                                  |     |     | 1.0<br>t <sub>(pixel)</sub> ‡ | ns    |  |
|                     | Worst case differential input clock jitter tolerance (see Note 9 and 12)  | 112 MHz, 1 pixel/cl             | lock                                             |     | 200 |                               | ps    |  |
| <sup>t</sup> r(1)   | Rise time of data and control signals (see Notes 10 and 11)               | ST = Low,<br>ST = High,         | C <sub>L</sub> = 10 pF<br>C <sub>I</sub> = 10 pF |     |     | 1.9<br>1.9                    | ns    |  |
| <sup>t</sup> f(1)   | Fall time of data and control signals (see Notes 10 and 11)               | ST = Low,<br>ST = High,         | C <sub>L</sub> = 10 pF<br>CL = 10 pF             |     |     | 1.9<br>1.9                    | ns    |  |
| t <sub>r(2)</sub>   | Rise time of ODCK clock (see Note 10)                                     | ST = Low,<br>ST = High,         | $C_L = 10 \text{ pF}$<br>CL = 10  pF             |     |     | 1.9<br>1.9                    | ns    |  |
|                     |                                                                           | ST = Low,                       | C <sub>L</sub> = 10 pF                           |     |     | 1.9                           |       |  |
| <sup>t</sup> f(2)   | Fall time of ODCK clock (see Note 10)                                     | ST = High,                      | CL = 10 pF                                       |     |     | 1.9                           | ns    |  |
|                     | Setup time, data and control signal to falling edge of ODCK (see Note 11) | 1 pixel/clock<br>PIXS = Low     | ST=Low, C <sub>L</sub> =10 pF                    | 1.2 |     |                               | ns    |  |
|                     |                                                                           | OCK_INV = Low                   | ST=High, CL=10 pF                                | 1.2 |     |                               |       |  |
|                     |                                                                           | 2 pixel/clock<br>PIXS = High    | ST=Low, CL=10 pF                                 | 2.7 |     |                               |       |  |
| <sup>t</sup> su(1)  |                                                                           | STAG = High<br>OCK_INV = Low    | ST=High, C <sub>L</sub> =10 pF                   | 2.7 |     |                               | ns    |  |
|                     |                                                                           | 2 pixel & STAG<br>PIXS = High   | ST=Low, C <sub>L</sub> =10 pF                    | 1.7 |     |                               |       |  |
|                     |                                                                           | STAG = Low<br>OCK_INV = Low     | ST=High, C <sub>L</sub> =10 pF                   | 1.7 |     |                               | ns    |  |
|                     |                                                                           | 1 pixel/clock<br>PIXS = Low     | ST=Low, C <sub>L</sub> =10 pF                    | 0.9 |     |                               | ns    |  |
|                     |                                                                           | OCK_INV = Low                   | ST=High, CL=10 pF                                | 0.9 |     |                               |       |  |
| <sup>t</sup> h(1)   | Hold time, data and control signal to falling edge of ODCK (see Note 11)  | 2 pixel and STAG<br>PIXS = High | ST=Low, C <sub>L</sub> =10 pF                    | 2.9 |     |                               |       |  |
|                     |                                                                           | STAG = Low<br>OCK_INV = Low     | ST=High, C <sub>L</sub> =10 pF                   | 2.9 |     |                               | ns    |  |

t(bit) is 1/10 the pixel time, t(pixel)

<sup>+</sup> t<sub>(pixel)</sub> is the pixel time defined as the period of the RxC input clock. The period of ODCK is equal to t<sub>(pixel)</sub> in 1-pixel/clock mode or 2 t<sub>(pixel)</sub> when in 2-pixel/clock mode.

NOTES: 8. Specified as ac parameter to include sensitivity to overshoot, undershoot and reflection.

- 9. Measured differentially at 50% crossing using ODCK output clock as trigger.
- 10. Rise and fall times measured as time between 20% and 80% of signal amplitude.
- 11. Data and control signals are: QE[23:0], QO[23:0], DE, HSYNC, VSYNC and CTL[2:1].
- 12. By characterization
- 13. Link active or inactive is determined by amount of time detected between DE transitions. SCDT indicates link activity.



SLDS127B - JULY 2001 - REVISED AUGUST 2002

|                      | PARAMETER                                                                | TEST C                        | TEST CONDITIONS                |                 |      | MAX | UNIT       |
|----------------------|--------------------------------------------------------------------------|-------------------------------|--------------------------------|-----------------|------|-----|------------|
|                      |                                                                          | 1 pixel/clock<br>PIXS = Low   | ST=Low, C <sub>L</sub> =10 pF  | 1.9             |      |     | ns         |
|                      |                                                                          | OCK_INV = High                | ST=High, CL=10 pF              | 1.9             |      |     |            |
|                      |                                                                          | 2 pixel/clock<br>PIXS = High  | ST=Low, CL=10 pF               | 2.9             |      |     |            |
| t <sub>su(2)</sub>   | Setup time, data and control signal to rising edge of ODCK (see Note 11) | STAG = High<br>OCK_INV = High | ST=High, C <sub>L</sub> =10 pF | 2.9             |      |     | ns         |
|                      |                                                                          | 2 pixel & STAG<br>PIXS = High | ST=Low, C <sub>L</sub> =10 pF  | 2.0             |      |     |            |
|                      |                                                                          | STAG = Low<br>OCK_INV = High  | ST=High, CL=10 pF              | 2.0             |      |     | ns         |
| <sup>t</sup> h(2)    | Hold time, data and control signal to rising edge of ODCK (see Note 11)  | 1 pixel/clock<br>PIXS = Low   | ST=Low, CL=10 pF               | 0.5             |      |     | ns         |
|                      |                                                                          | OCK_INV = High                | ST=High, CL=10 pF              | 0.5             |      |     | 1          |
|                      |                                                                          | 2 pixel & STAG<br>PIXS = High | ST=Low, C <sub>L</sub> =10pF   | 1.4             |      |     |            |
|                      |                                                                          | STAG = Low<br>OCK_INV = High  | ST=High, C <sub>L</sub> =10pF  | 1.4             |      |     | ns         |
|                      | 0001//                                                                   | PIXS = Low                    | 25                             |                 | 165  |     |            |
| f(ODCK)              | ODCK frequency                                                           | PIXS = High                   | 12.5                           |                 | 82.5 | MHz |            |
|                      | ODCK duty-cycle                                                          |                               |                                | 40%             | 50%  | 60% |            |
| <sup>t</sup> d(PDL)  | Delay from PD low to Hi-Z outputs                                        |                               |                                |                 |      | 18  | ns         |
| <sup>t</sup> d(PDOL) | Delay from PDO low to Hi-Z outputs                                       |                               |                                |                 |      | 18  | ns         |
| <sup>t</sup> (HSC)   | Time between DE transitions to SCDT low (see Note 13)                    | 165 MHz                       |                                |                 | 25   |     | ms         |
| <sup>t</sup> t(FSC)  | Time from DE low to SCDT high (see Note 13)                              |                               |                                |                 | 8    |     | trans(DE)† |
| <sup>t</sup> d(st)   | ODCK latching edge to QE[23:0] data<br>output                            | STAG = Low, PIXS              |                                | 0.5<br>t(pixel) |      | ns  |            |

<sup>†</sup> trans<sub>(DE)</sub> is one transition (low-to-high or high-to-low) of the DE signal. NOTES: 11. Data and control signals are: QE[23:0], QO[23:0], DE, HSYNC, VSYNC and CTL[2:1].

13. Link active or inactive is determined by amount of time detected between DE transitions. SCDT indicates link activity.



SLDS127B - JULY 2001 - REVISED AUGUST 2002

### timing diagrams











Figure 7. Delay From PD Low to Hi-Z Outputs







Figure 8. Delay From PDO Low to Hi-Z Outputs





SCDT

Figure 12. Time Between DE Transitions to SCDT Low and SCDT High



SLDS127B - JULY 2001 - REVISED AUGUST 2002

#### fundamental operation

The TFP501 is a DVI digital receiver that is used in digital display systems to receive and decode T.M.D.S. encoded RGB pixel data streams. High-bandwidth digital content protection (HDCP) receiver functionality provides decryption of the DVI input data streams encrypted at the transmitter, such as TI's TFP510 HDCP transmitter, to prevent unauthorized viewing or coping of digital content. In a digital display system a host, usually a PC or consumer electronics device, contains a DVI compatible transmitter that receives 24-bit pixel data along with appropriate control signals. The HDCP TFP510 transmitter encrypts and encodes the signals into a high-speed, low-voltage, differential serial bit stream optimized for transmission over a twisted-pair cable to a display device. The display device, usually a flat-panel monitor, requires a DVI and HDCP compatible receiver like the TI TFP501 to decode and decrypt the serial bit stream back to the same 24-bit pixel data and control signals that originated at the host. This decoded data can then be applied directly to the flat panel drive circuitry to produce an image on the display. Since the host and display can be separated by distances up to five meters or more, serial transmission of the pixel data is preferred. To support modern display resolutions up to UXGA, a high-bandwidth receiver with good jitter and skew tolerance is required.

#### T.M.D.S. pixel data and control signal encoding

T.M.D.S. stands for transition minimized differential signaling. Only one of two possible T.M.D.S. characters for a given pixel is transmitted at a given time. The transmitter keeps a running count of the number of ones and zeros previously sent, transmits the character that minimizes the number of transitions, and approximates a dc balance of the transmission line.

Three T.M.D.S. channels are used to receive RGB pixel data during active display time, DE = High. These same three channels are also used to receive HSYNC, VSYNC, CTL3, and two user definable control signals, CTL[2:1], during inactive display or blanking interval (DE = Low). The following table maps the received input data to the appropriate T.M.D.S. input channel in a DVI-compliant system.

| RECEIVED PIXEL DATA<br>ACTIVE DISPLAY DE = HIGH | T.M.D.S. INPUT CHANNEL | Output Pins<br>(Valid for DE = High) |
|-------------------------------------------------|------------------------|--------------------------------------|
| Red[7:0]                                        | Channel – 2 (Rx2 ±)    | QE[23:16] QO[23:16]                  |
| Green[7:0]                                      | Channel – 1 (Rx1 ±)    | QE[15:8] QO[15:8]                    |
| Blue[7:0]                                       | Channel – 0 (Rx0 ±)    | QE[7:0] QO[7:0]                      |
| RECEIVED CONTROL DATA<br>BLANKING DE = LOW      | T.M.D.S. INPUT CHANNEL | OUTPUT PINS<br>(VALID FOR DE = LOW)  |
| CTL[3:2] (see Note 13)                          | Channel – 2 (Rx2 ±)    | CTL2                                 |
| CTL[1:0] (see Note 13)                          | Channel – 1 (Rx1 ±)    | CTL1                                 |
| HSYNC, VSYNC                                    | Channel – 0 (Rx0 ±)    | HSYNC, VSYNC                         |

NOTE 14: Some DVI transmitters transmit a CTL0 signal. The TFP501 decodes and transfers CTL[2:1] and ignores CTL0 characters. CTL3 is used internally to enable HDCP decryption. CTL3 and CTL0 are not available as TFP501 outputs.

The TFP501 discriminates between valid pixel T.M.D.S. characters and control T.M.D.S. characters to determine the state of active display vs blanking, i.e., state of DE.

#### high-bandwidth digital content protection (HDCP) overview

TI's HDCP transmitters and receivers use up to three cipher engines to protect information that may be externally accessible to the user.

The downstream encryption described in the specification *high-bandwidth digital content protection system* Revision 1.0 is used to protect video data passing from the HDCP transmitter to the HDCP receiver via a DVI link. The HDCP transmitter encrypts video data and the receiver decrypts the data as shown in Figure 13.



SLDS127B - JULY 2001 - REVISED AUGUST 2002

## high-bandwidth digital content protection (HDCP) overview (continued)

The HDCP keys must also be protected from access. TI has chosen to avoid the inconvenience and possible circuit board damage from using epoxy or other barriers between the EEPROM and DVI receiver. An encryption scheme is used to protect the HDCP device key values passing from an off-chip EEPROM to the HDCP receiver via a dedicated I<sup>2</sup>C interface. When the HDCP device keys are needed, the encrypted values are read from the EEPROM, decrypted, and used to enable HDCP functionality. TI's HDCP solution provides real advantages with respect to lower systems level cost, ease of implementation, high performance, and exceptional security.



KSV = Key Selection Vector M<sub>0</sub> = 64-Bit Secret Value



## TFP501 clocking and data synchronization

The TFP501 receives a clock reference from the DVI transmitter, such as the TFP510, that has a period equal to the pixel time,  $t_{(pixel)}$ . The frequency of this clock is also referred to as the pixel rate. Since the T.M.D.S. encoded data on Rx[2:0] contains 10 bits per 8-bit pixel, it follows that the Rx[2:0] serial bit rate is 10 times the pixel rate. For example, the required pixel rate to support an UXGA resolution with 60 Hz refresh rate is 165 MHz. The T.M.D.S. serial bit rate is 10x the pixel rate or 1.65 Gb/s. Due to the transmission of this high speed digital bit stream on three separate channels (or twisted-pair wires) of long distances (3–5 meters), phase synchronization between the data steams and the input reference clock is not assured. In addition, skew between the three data channels is common. The TFP501 uses a 4x oversampling scheme of the input data streams to achieve reliable synchronization with up to  $1-T_{(pixel)}$  channel-to-channel skew tolerance. Accumulated jitter on the clock and data lines due to reflections and external noise sources is also typical of high-speed serial data transmission. The TFP501 is designed for high jitter tolerance.



SLDS127B – JULY 2001 – REVISED AUGUST 2002

## TFP501 clocking and data synchronization (continued)

The input clock to the TFP501 is conditioned by a PLL (phase-locked-loop) to remove high frequency jitter from the clock. The PLL provides four 10x clock outputs of different phases to locate and sync the T.M.D.S. data streams (4x oversampling). During the active display interval, the pixel data is encoded to be transition minimized; whereas, during the blanking interval, the control data is encoded to be transition maximized. A DVI-compliant transmitter is required to transmit during the blanking interval for a minimum period of time, 128-t<sub>(pixel)</sub>, to ensure sufficient time for data synchronization when the receiver sees a transition maximized code. Performing synchronization during the blanking interval, when the data is transition maximized, assures reliable data bit boundary detection. Phase synchronization to the data streams is unique for each of the three input channels and is maintained as long as the link remains active.

## TFP501 T.M.D.S. input levels and input impedance matching

The T.M.D.S. inputs to the TFP501 receiver have a fixed single-ended input termination impedance to AV<sub>DD</sub>. The TFP501 is internally optimized using a laser trim process to precisely fix the single-ended termination impedance at 50  $\Omega$ . This fixed impedance eliminates the need for external termination resistors while providing optimum impedance matching to standard DVI cables having a characteristic impedance of 100  $\Omega$ .

Figure 14 shows a conceptual schematic of a TFP510 transmitter and TFP501 receiver connection. The TFP510 transmitter drives the twisted-pair cable via a current source, usually achieved with an open-drain type output driver. The internal single-ended termination resistors, which are matched to the characteristic impedance of the DVI cable, provide a pullup to  $AV_{DD}$ . Naturally, when the transmitter is disconnected and the TFP501 DVI inputs are left unconnected, the TFP501 receiver inputs are pulled up to  $AV_{DD}$ . The single-ended differential signal and full differential signal is shown in Figure 15. The TFP501 is designed to respond to differential signal swings ranging from 150 mV to 1.56 V with common mode voltages ranging from  $(AV_{DD}-300 \text{ mV})$  to  $(AV_{DD}-37 \text{ mV})$ .









SLDS127B - JULY 2001 - REVISED AUGUST 2002

#### **TFP501 modes of operation**

The TFP501 provides system design flexibility and value by providing the system designer with configurable options or modes of operation to support varying system architectures. The following table outlines the various panel modes that can be supported along with appropriate external control pin settings.

| PANEL              | PIXEL RATE    | ODCK LATCH EDGE | ODCK      | DFO | PIXS | OCK_INV |
|--------------------|---------------|-----------------|-----------|-----|------|---------|
| TFT or 16-bit DSTN | 1 pixel/clock | Falling         | Free run  | 0   | 0    | 0       |
| TFT or 16-bit DSTN | 1 pixel/clock | Rising          | Free run  | 0   | 0    | 1       |
| TFT                | 2 pixel/clock | Falling         | Free run  | 0   | 1    | 0       |
| TFT                | 2 pixel/clock | Rising          | Free run  | 0   | 1    | 1       |
| 24-bit DSTN        | 1 pixel/clock | Falling         | Gated Low | 1   | 0    | 0       |
| None               | 1 pixel/clock | Rising          | Gated Low | 1   | 0    | 1       |
| 24-bit DSTN        | 2 pixel/clock | Falling         | Gated Low | 1   | 1    | 0       |
| 24-bit DSTN        | 2 pixel/clock | Rising          | Gated Low | 1   | 1    | 1       |

## **TFP501 output driver configurations**

The TFP501 provides flexibility by offering various output driver features that can be used to optimize power consumption, ground-bounce and power-supply noise. The following sections outline the output driver features and their effects.

**Output driver power down** ( $\overline{PDO} =$  low.) Pulling  $\overline{PDO}$  low places all the output drivers, except CTL1 and SCDT, into a high-impedance state. A weak pulldown (approximately 10  $\mu$ A) gradually pulls these high-impedance outputs to a low level to prevent the outputs from floating. The SCDT output, which indicates link-disabled or link-inactive, can be tied directly to the  $\overline{PDO}$  input to disable the output drivers when the link is inactive or when the cable is disconnected. An internal pullup on the  $\overline{PDO}$  pin defaults the TFP501 to the normal nonpower-down output drive mode if left unconnected.

**Drive strength** (ST = high for high drive strength, ST = low for low drive strength.) The TFP501 allows for selectable output drive strength on the data, control, and ODCK outputs. See the dc specifications table for the values of  $I_{OH}$  and  $I_{OL}$  current drives for a given ST state. The high output strength offers approximately two times the drive as the low output drive strength.

**Time staggered pixel output.** This option works only in conjunction with the 2-pixel/clock mode (PIXS = high.) Setting  $\overline{STAG}$  = low will time stagger the even and odd pixel output so as to reduce the amount of instantaneous current surge from the power supply. Depending on the PCB layout and design this can help reduce the amount of system ground bounce and power supply noise. The time stagger is such that in 2-pixel/clock mode the even pixel is delayed from the latching edge of ODCK by 0.25 T<sub>(ODCK)</sub>. (T<sub>(ODCK)</sub> is the period of ODCK. The ODCK period is 2 t<sub>(pixel)</sub> when in 2-pixel/clock mode.)

Depending on system constraints of output load, pixel rate, panel input architecture, and board cost, the TFP501 drive strength and staggered pixel options allow flexibility to reduce system power supply noise, ground bounce and EMI.

**Power management.** The TFP501 offers several system power management features. The output driver power down (PDO = low) is an intermediate mode which offers several uses. During this mode, all output drivers except SCDT and CTL1 are driven to a high-impedance state while the rest of the device circuitry remains active.

The TFP501 power down ( $\overline{PD}$  = low) is a complete power down in that it powers down the digital core, the analog circuitry and output drivers. All output drivers are placed into a high-impedance state. All inputs are disabled except for the  $\overline{PD}$  input. The TFP501 does not respond to any digital or analog inputs until  $\overline{PD}$  is pulled high.

Both PDO and PD have internal pullups so if left unconnected they default the TFP501 to normal operating modes.



SLDS127B - JULY 2001 - REVISED AUGUST 2002

#### **TFP501** output driver configurations (continued)

**Sync detect.** The TFP501 offers an output, SCDT, to indicate link activity. The TFP501 monitors activity on DE to determine if the link is active. When 1 million pixel clock periods pass without a transition on DE, the TFP501 considers the link inactive and SCDT is driven low. SCDT goes high immediately after the first eight transitions on DE. SCDT again goes low when no more transitions are seen after 2<sup>18</sup> oscillator clocks.

SCDT can be used to signal a system power management circuit to initiate a system power down when the link is considered inactive. The SCDT can also be tied directly to the TFP501 PDO input to power down the output drivers when the link is inactive. It is not recommended to use the SCDT to drive the PD input since, once in complete power down, the analog inputs are ignored and the SCDT state does not change. An external, system power management circuit to drive PD is preferred.

#### HDCP register map

TFP501 is a standard I<sup>2</sup>C slave device. All the registers can be written and read through the I<sup>2</sup>C interface. The I<sup>2</sup>C base address of TFP501 is dependent on pin 10 (A0) as shown below.

| Pin 10 | Write Address (Hex) | Read Address (Hex) |
|--------|---------------------|--------------------|
| 0      | 74                  | 75                 |
| 1      | 76                  | 77                 |

## I<sup>2</sup>C register map

| BKSV | Subaddr                   | ess = 00  | Read | Only    |   |   |   |  |  |
|------|---------------------------|-----------|------|---------|---|---|---|--|--|
| 7    | 6                         | 5         | 4    | 3       | 2 | 1 | 0 |  |  |
|      |                           |           | BKS  | /[7:0]  |   |   |   |  |  |
|      | Subaddr                   | ress = 01 | Read | Only    |   |   |   |  |  |
| 7    | 6                         | 5         | 4    | 3       | 2 | 1 | 0 |  |  |
|      |                           |           | BKSV | '[15:8] |   |   |   |  |  |
|      | Subaddr                   | ress = 02 | Read | Only    |   |   |   |  |  |
| 7    | 6                         | 5         | 4    | 3       | 2 | 1 | 0 |  |  |
|      |                           |           | BKSV | [23:16] |   |   |   |  |  |
|      | Subaddr                   | ress = 03 | Read | Only    |   |   |   |  |  |
| 7    | 6                         | 5         | 4    | 3       | 2 | 1 | 0 |  |  |
|      |                           |           | BKSV | [31:24] |   |   |   |  |  |
|      | Subaddress = 04 Read Only |           |      |         |   |   |   |  |  |
| 7    | 6                         | 5         | 4    | 3       | 2 | 1 | 0 |  |  |
|      |                           |           | BKSV | [39:32] |   |   |   |  |  |



SLDS127B - JULY 2001 - REVISED AUGUST 2002

## I<sup>2</sup>C register map (continued)

Video receiver KSV. This value may be used to determine that the video receiver is HDCP capable. Valid KSVs contain 20 ones and 20 zeros, a characteristic that is verified by video transmitter hardware before encryption is enabled.

| Ri' | Subaddr | ess = 08  | Read   | Only  |   |   |   |
|-----|---------|-----------|--------|-------|---|---|---|
| 7   | 6       | 5         | 4      | 3     | 2 | 1 | 0 |
|     |         | -         | Ri' [  | 7:0]  |   |   |   |
|     | Subaddr | ress = 09 | Read   | Only  |   |   |   |
| 7   | 6       | 5         | 4      | 3     | 2 | 1 | 0 |
|     |         |           | Ri' [1 | 15:8] |   |   |   |

Link verification response. Updated every 128<sup>th</sup> frame. It is recommended that graphics systems protect against errors in the I<sup>2</sup>C transmission by re-reading this value when unexpected values are received. This value is available at all times between updates.

| AKSV         | Subaddr         | ess = 10        | Read           | /Write         | Default = 00   |         |   |  |  |
|--------------|-----------------|-----------------|----------------|----------------|----------------|---------|---|--|--|
| 7            | 6               | 5               | 4              | 3              | 2              | 1       | 0 |  |  |
|              |                 |                 | AKS            | <b>/</b> [7:0] |                |         |   |  |  |
|              | Subaddr         | ess = 11        | Read           | /Write         | Default        | = 00    |   |  |  |
| 7            | 6               | 5               | 4              | 3              | 2              | 1       | 0 |  |  |
|              |                 |                 | AKSV           | /[15:8]        |                |         |   |  |  |
|              | Subaddr         | ess = 12        | Read           | /Write         | Default        | = 00    |   |  |  |
| 7            | 6               | 5               | 4              | 3              | 2              | 1       | 0 |  |  |
|              |                 |                 | AKSV           | [23:16]        |                |         |   |  |  |
|              | Subaddr         | ess = 13        | Read           | /Write         | Default        | := 00   |   |  |  |
| 7            | 6               | 5               | 4              | 3              | 2              | 1       | 0 |  |  |
|              |                 |                 | AKSV           | [31:24]        |                |         |   |  |  |
|              | Subaddr         | ess = 14        | Read           | /Write         | Default        |         |   |  |  |
| 7            | 6               | 5               | 4              | 3              | 2              | 1       | 0 |  |  |
|              |                 |                 | AKSV           | [39:32]        |                |         |   |  |  |
| Video transm | itter KSV. Writ | ting to 0x14 tr | iggers the aut | hentication se | equence in the | device. |   |  |  |
| An           | Subaddr         | ress = 18       | Read           | /Write         | Default        | = 00    |   |  |  |
| 7            | 6               | 5               | 4              | 3              | 2              | 1       | 0 |  |  |
|              |                 |                 | An[            | 7:0]           |                |         |   |  |  |
|              | Subaddr         | ress = 19       | Read           | /Write         | Default        | = 00    |   |  |  |
| 7            | 6               | 5               | 4              | 3              | 2              | 1       | 0 |  |  |
|              |                 |                 | An[1           | 15:8]          |                |         |   |  |  |
|              | Subaddr         | ess = 1A        | Read           | /Write         | Default        | = 00    |   |  |  |
| 7            | 6               | 5               | 4              | 3              | 2              | 1       | 0 |  |  |
|              |                 |                 | An[2           | 3:16]          |                |         |   |  |  |



SLDS127B - JULY 2001 - REVISED AUGUST 2002

### I<sup>2</sup>C register map (continued)

|   | Subaddr                                 | ess = 1B | Read | Write  | Defaul | t = 00 |   |  |  |  |
|---|-----------------------------------------|----------|------|--------|--------|--------|---|--|--|--|
| 7 | 6                                       | 5        | 4    | 3      | 2      | 1      | 0 |  |  |  |
|   |                                         |          | An[3 | 1:24]  |        |        |   |  |  |  |
|   | Subaddr                                 | ess = 1C | Read | /Write | Defaul | t = 00 |   |  |  |  |
| 7 | 6                                       | 5        | 4    | 3      | 2      | 1      | 0 |  |  |  |
|   |                                         |          | An[3 | 9:32]  |        |        |   |  |  |  |
|   | Subaddress = 1D Read/Write Default = 00 |          |      |        |        |        |   |  |  |  |
| 7 | 6                                       | 5        | 4 3  |        | 2 1    |        | 0 |  |  |  |
|   |                                         |          | An[4 | 7:40]  |        |        |   |  |  |  |
|   | Subaddr                                 | ess = 1E | Read | /Write | Defaul | t = 00 |   |  |  |  |
| 7 | 6                                       | 5        | 4    | 3      | 2      | 1      | 0 |  |  |  |
|   |                                         |          | An[5 | 5:48]  |        |        |   |  |  |  |
|   | Subaddr                                 | ess = 1F | Read | /Write | Defaul | t = 00 |   |  |  |  |
| 7 | 6                                       | 5        | 4    | 3      | 2      | 1      | 0 |  |  |  |
|   |                                         |          | An[6 | 3:56]  |        |        |   |  |  |  |

Session random number. This multibyte value must be written by the graphics system before the KSV is written.

| Bcaps | Subaddr  | ess = 40 | Read | Only | Defau | lt = 10 |      |  |
|-------|----------|----------|------|------|-------|---------|------|--|
| 7     | 6        | 5        | 4    | 3    | 2     | 1       | 0    |  |
| Rsvd  | Repeater | KSV-FIFO | Fast | Rsvd | Rsvd  | Rsvd    | Rsvd |  |

Bit 6: REPEATER, Video repeater capability. This device is not a repeater. Read as ZERO.

Bit 5: READY, KSV FIFO ready. This device does not support repeater capability. Read as ZERO.

Bit 4: FAST. This device supports 400 kHz transfers. Read as ONE.

| Bstatus | Subaddr      | ess = 41                               | Read   | Only      | Defaul | t = 00      |   |  |  |
|---------|--------------|----------------------------------------|--------|-----------|--------|-------------|---|--|--|
| 7       | 6            | 5                                      | 4      | 3         | 2      | 1           | 0 |  |  |
|         |              | -                                      | Bstatu | ıs[7:0]   |        |             |   |  |  |
|         |              | Subaddress = 42 Read Only Default = 00 |        |           |        |             |   |  |  |
|         | Subaddr      | ess = 42                               | Read   | Only      | Defaul | t = 00      |   |  |  |
| 7       | Subaddr<br>6 | ess = 42<br>5                          | 4 Read | Only<br>3 | 2<br>2 | t = 00<br>1 | 0 |  |  |

Bstatus. This device does not support repeater capability. All bytes read as 0x00.

| KSV_FIFO | Subaddr | ess = 43 | Read | Read Only Default = 00 |   |   |   |  |  |  |
|----------|---------|----------|------|------------------------|---|---|---|--|--|--|
| 7        | 6       | 5        | 4    | 3                      | 2 | 1 | 0 |  |  |  |
|          |         |          | KSV_ | FIFO                   |   |   |   |  |  |  |

Key selection vector FIFO. This device is not a repeater. All bytes read as 0x00.



SLDS127B - JULY 2001 - REVISED AUGUST 2002

| VEN_ID      | Subaddres      | ss = C0                            | Read                                                 | Only                                 | Defaul          | t = 4C                              |   |
|-------------|----------------|------------------------------------|------------------------------------------------------|--------------------------------------|-----------------|-------------------------------------|---|
| 7           | 6              | 5                                  | 4                                                    | 3                                    | 3 2 1           |                                     | 0 |
|             |                |                                    | VEN_                                                 | ID[7:0]                              |                 |                                     |   |
|             | Subaddres      | ss = C1                            | Read                                                 | Only                                 | Defau           | lt = 01                             |   |
| 7           | 6              | 5                                  | 4                                                    | 3                                    | 2               | 1                                   | 0 |
|             |                |                                    | VEN_I                                                | D[15:8]                              | •               |                                     |   |
| DEV_ID      | Subaddres      | ss = C2                            | Read                                                 | Only                                 | Defau           | lt = 01                             | 1 |
| -           | Subaddres      | ss = C2                            | Read                                                 | -                                    | Defau           | lt = 01                             | 1 |
| DEV_ID<br>7 | Subaddres      | <b>ss = C2</b><br>5                | 4                                                    | 3                                    | Defau<br>2      | <b>It = 01</b><br>1                 | 0 |
| -           |                |                                    | 4                                                    | -                                    |                 |                                     | 0 |
| -           |                | 5                                  | 4<br>DEV_                                            | 3                                    |                 | 1                                   | 0 |
| -           | 6              | 5                                  | 4<br>DEV_                                            | 3<br>ID[7:0]                         | 2               | 1                                   | 0 |
| 7           | 6<br>Subaddres | 5<br>ss = C3                       | 4<br>DEV_<br>Read                                    | 3<br>ID[7:0]<br>Only                 | 2<br>Defau      | 1<br>It = 05                        |   |
| 7           | 6<br>Subaddres | 5<br>ss = C3<br>5                  | 4<br>DEV_<br>Read<br>4<br>DEV_I                      | 3<br>ID[7:0]<br>Only<br>3<br>D[15:8] | 2<br>Defau<br>2 | 1<br>It = 05                        | 0 |
| 7           | 6<br>Subaddres | 5<br>ss = C3<br>5<br>ains the 16-b | 4<br>DEV_<br>Read<br>4<br>DEV_II<br>bit device ID fo | 3<br>ID[7:0]<br>Only<br>3<br>D[15:8] | 2<br>Defau<br>2 | 1<br>It = 05<br>1<br>] is hardwired | 0 |

This read-only register contains the 8-bit revision ID for the TFP501. REV\_ID[7:0] is hardwired to 0x01.

## I<sup>2</sup>C interface

The I<sup>2</sup>C interface is used to access the internal TFP501 registers. This two-pin interface consists of one clock line, DDC\_SCL, and one serial data line, DDC\_SDA. The basic I<sup>2</sup>C access cycles are shown in Figures 16 and 17.

REV\_ID[7:0]



Figure 16. I<sup>2</sup>C Start and Stop Conditions

The basic access cycle consists of the following:

- A start condition
- A slave address cycle
- A subaddress cycle
- Any number of data cycles
- A stop condition



SLDS127B - JULY 2001 - REVISED AUGUST 2002

## I<sup>2</sup>C interface (continued)

The start and stop conditions are shown in Figure 16. The high to low transition of DDC\_SDA while DDC\_SCL is high defines the start condition. The low to high transition of DDC\_SDA while DDC\_SCL is high defines the stop condition. Each cycle, (data or address) consists of 8 bits of serial data followed by one acknowledge bit generated by the receiving device. Thus, each data/address cycle contains 9 bits as shown in Figure 17.



Figure 17. I<sup>2</sup>C Access Cycles

Following a start condition, each I<sup>2</sup>C device decodes the slave address. The TFP501 responds with an acknowledge by pulling the DDC\_SDA line low during the ninth clock cycle if it decodes the address as its address. During subsequent subaddress and data cycles the TFP501 responds with acknowledge as shown in Figure 18. The subaddress is autoincremented after each data cycle.

The transmitting device must not drive the DDC\_SDA signal during the acknowledge cycle so that the receiving device may drive the DDC\_SDA signal low. The not acknowledge,  $\overline{A}$ , condition is indicated by the master by keeping the DDC\_SDA signal high just before it asserts the stop, P, condition. This sequence terminates a read cycle as shown in Figure 19.

The slave address consists of 7 bits of address along with 1 bit of read/write information as shown below in Figures 18, 19, and 20. For the TFP501, the possible slave addresses (including the r/w bit) are 0x74, 0x76 for write cycles and 0x75 and 0x77 for read cycles. Refer to the *register description* section for additional base address information.

In order to minimize the number of bits that must be transferred for the link integrity check, a second read format is supported. This format, shown in Figure 20, has an implicit subaddress equal to 0x08, the starting location of  $R_i$ '.

| S | Slave Address | w   | Α    | Sub Address                | Α      | Data | Α | Data | Α | Ρ |
|---|---------------|-----|------|----------------------------|--------|------|---|------|---|---|
|   | From Transmit | ter |      | A Acknowle<br>S Start Con  | •      |      |   |      |   |   |
|   | From Receiver |     |      | P Stop Con<br>W Write      |        |      |   |      |   |   |
|   | -             |     | Figu | ıre 18. I <sup>2</sup> C W | rite C | ycle |   |      |   |   |



SLDS127B - JULY 2001 - REVISED AUGUST 2002

| I <sup>2</sup> C ii | nterface (co                                                                                                                              | ntinu | ied) |               |      |       |                         |        |     |      |   |      |   |   |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|------|---------------|------|-------|-------------------------|--------|-----|------|---|------|---|---|
| S                   | Slave Address                                                                                                                             | w     | A    | Sub Address   | Α    | Sr    | Slave Addres            | s R    | Α   | Data | Α | Data | Ā | Р |
|                     | From Transmitter A Acknowledge W Write S Start Condition From Receiver P Stop Condition Sr Restart Condition A Not Acknowledge (SDA High) |       |      |               |      |       |                         |        |     |      |   |      |   |   |
|                     |                                                                                                                                           |       |      | F             | igur | e 19. | I <sup>2</sup> C Read C | /cle   |     |      |   |      |   |   |
|                     |                                                                                                                                           |       | s    | Slave Address | R    | А     | Data A                  | D      | ata | Ā P  |   |      |   |   |
|                     |                                                                                                                                           | [     |      | From Transmit | er   |       | A Acknow                | •      |     |      |   |      |   |   |
|                     |                                                                                                                                           | [     |      | From Receiver |      |       | P Stop Co<br>R Read     | dition |     |      |   |      |   |   |

# 12C interface (continued)

A Not Acknowledge (SDA High)

#### Figure 20. HDCP Port Link Integrity Message Read

## PowerPAD 100-pin TQFP package

The TFP501 is packaged in TI's thermally enhanced PowerPAD 100-pin TQFP packaging. The PowerPAD package is a 14 mm  $\times$  14 mm  $\times$  1 mm TQFP outline with 0.5mm lead-pitch. The PowerPAD package has a specially designed die mount pad that offers improved thermal capability over typical TQFP packages of the same outline. The TI 100-pin TQFP PowerPAD package offers a backside solder plane that connects directly to the die mount pad for enhanced thermal conduction. Soldering the backside of the TFP501 to the application board is not required thermally, as the device power dissipation is well within the package capability when not soldered.

Soldering the backside of the device to the PCB ground plane is recommended for electrical considerations. Since the die pad is electrically connected to the chip substrate and hence chip ground, connection of the PowerPAD back side to a PCB ground plane helps to improve EMI, ground bounce, and power supply noise performance.

The following table outlines the thermal properties of the TI 100-pin TQFP PowerPAD package. The 100-pin TQFP non-PowerPAD package is included only for reference.

|                 | PARAMETER                                                    | WITHOUT<br>PowerPAD | PowerPAD<br>NOT CONNECTED<br>TO PCB THERMAL<br>PLANE | PowerPAD<br>CONNECTED TO PCB<br>THERMAL PLANE<br>(see Note 14) |
|-----------------|--------------------------------------------------------------|---------------------|------------------------------------------------------|----------------------------------------------------------------|
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance (see Notes 14 and 15) | 49.17°C/W           | 27.32°C/W                                            | 17.28°C/W                                                      |
| $R_{\theta}JC$  | Junction-to-case thermal resistance (see Notes 14 and 15)    | 3.11°C/W            | 0.12°C/W                                             | 0.12°C/W                                                       |
| PD              | Package power dissipation (see Notes 14, 15 and 16)          | 1.6 W               | 2.9 W                                                | 4.6 W                                                          |

#### Table 1. TI 100-Pin TQFP ( $14 \times 14 \times 1 \text{ mm}$ )/0.5 mm Lead Pitch

NOTES: 15. Specified with the PowerPAD bond pad on the backside of the package soldered to a 2 oz Cu plate PCB thermal plane.

16. Airflow is at 0 LFM (no airflow).

17. Specified at 150°C junction temperature and 70°C ambient temperature.



# THERMAL PAD MECHANICAL DATA

#### PZP (S-PQFP-G100)

#### PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. For additional information on the PowerPAD<sup>™</sup> package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, *PowerPAD Thermally Enhanced Package*, Texas Instruments Literature No. SLMA002 and Application Brief, *PowerPAD Made Easy*, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.



SLDS127B - JULY 2001 - REVISED AUGUST 2002



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane.
- This pad is electrically and thermally connected to the backside of the die and possibly selected leads.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated