

## **M25PE16**

# 16-Mbit, page-erasable serial flash memory with byte-alterability, 75 MHz SPI bus, standard pinout

### **Features**

- SPI bus compatible serial interface
- 16-Mbit page-erasable Flash memory
- Page size: 256 bytes
  - Page write in 11 ms (typical)
  - Page program in 0.8 ms (typical)
  - Page erase in 10 ms (typical)
- Subsector erase (4 Kbytes)
- Sector erase (64 Kbytes)
- Bulk erase (16 Mbits)
- 2.7 V to 3.6 V single supply voltage
- 75 MHz clock rate (maximum)
- Deep power-down mode 1 µA (typical)
- Electronic signature
  - JEDEC standard two-byte signature (8015h)
  - Unique ID code (UID) with 16 bytes readonly, available upon customer request
- Software write protection on a 64-Kbyte sector basis
- Hardware write protection of the memory area selected using the BP0, BP1 and BP2 bits
- More than 100 000 write cycles
- More than 20 years data retention
- Packages
  - ECOPACK® (RoHS compliant)



# **Contents**

| 1 | Desc  | cription                                                 |
|---|-------|----------------------------------------------------------|
| 2 | Sign  | al descriptions 8                                        |
|   | 2.1   | Serial data output (Q)                                   |
|   | 2.2   | Serial data input (D)                                    |
|   | 2.3   | Serial clock (C)                                         |
|   | 2.4   | Chip select (S)                                          |
|   | 2.5   | Reset (Reset)                                            |
|   | 2.6   | Write protect (W) 8                                      |
|   | 2.7   | V <sub>CC</sub> supply voltage                           |
|   | 2.8   | V <sub>SS</sub> ground                                   |
| 3 | SPI   | modes10                                                  |
| 4 | Ope   | rating features12                                        |
|   | 4.1   | Sharing the overhead of modifying data                   |
|   | 4.2   | An easy way to modify data 12                            |
|   | 4.3   | A fast way to modify data 13                             |
|   | 4.4   | Polling during a write, program or erase cycle           |
|   | 4.5   | Reset                                                    |
|   | 4.6   | Active power, standby power and deep power-down modes 13 |
|   | 4.7   | Status register                                          |
|   | 4.8   | Protection modes                                         |
|   |       | 4.8.1 Protocol-related protections                       |
|   |       | 4.8.2 Specific hardware and software protections         |
| 5 | Mem   | nory organization                                        |
| 6 | Instr | ructions                                                 |
|   | 6.1   | Write enable (WREN)                                      |
|   | 6.2   | Write disable (WRDI)                                     |
|   | 6.3   | Read identification (RDID)                               |
|   |       |                                                          |

|    | 6.4     | Read status register (RDSR) 2               | 25 |
|----|---------|---------------------------------------------|----|
|    |         | 6.4.1 WIP bit                               | 25 |
|    |         | 6.4.2 WEL bit                               | 25 |
|    |         | 6.4.3 BP2, BP1, BP0 bits                    |    |
|    |         | 6.4.4 SRWD bit                              |    |
|    | 6.5     | Write status register (WRSR)                |    |
|    | 6.6     | Read data bytes (READ)                      |    |
|    | 6.7     | Read data bytes at higher speed (FAST_READ) |    |
|    | 6.8     | Read lock register (RDLR)                   | 31 |
|    | 6.9     | Page write (PW)                             | 32 |
|    | 6.10    | Page program (PP)                           | 34 |
|    | 6.11    | Write to lock register (WRLR)               | 6  |
|    | 6.12    | Page erase (PE)                             | 37 |
|    | 6.13    | Sector erase (SE)                           | 8  |
|    | 6.14    | Subsector erase (SSE)                       | 39 |
|    | 6.15    | Bulk erase (BE) 4                           | ΙΟ |
|    | 6.16    | Deep power-down (DP) 4                      | 1  |
|    | 6.17    | Release from deep power-down (RDP) 4        | 12 |
| 7  | Powe    | er-up and power-down                        | .3 |
|    |         |                                             | _  |
| 8  | Reset   | t                                           | 5  |
| 9  | Initial | I delivery state                            | 5  |
| 3  | mintiai | delivery state                              | J  |
| 10 | Maxir   | mum ratings                                 | 6  |
| 11 | DC ar   | nd AC parameters 4                          | .7 |
|    |         | •                                           |    |
| 12 | Packa   | age mechanical5                             | 3  |
| 13 | Order   | ring information                            | 6  |
| 14 | Revis   | sion history                                | 7  |
|    |         |                                             |    |

# **List of tables**

| Table 1.  | Signal names                                                                  | 7  |
|-----------|-------------------------------------------------------------------------------|----|
| Table 2.  | Software protection truth table (sectors 0 to 31, 64-Kbyte granularity)       | 15 |
| Table 3.  | Protected area sizes                                                          |    |
| Table 4.  | Memory organization                                                           | 17 |
| Table 5.  | Instruction set                                                               | 21 |
| Table 6.  | Read identification (RDID) data-out sequence                                  | 24 |
| Table 7.  | Status register format                                                        | 25 |
| Table 8.  | Protection modes                                                              | 28 |
| Table 9.  | Lock register out                                                             | 31 |
| Table 10. | Lock register in                                                              | 36 |
| Table 11. | Power-up timing and VWI threshold                                             | 44 |
| Table 12. | Device status after a Reset Low pulse                                         | 45 |
| Table 13. | Absolute maximum ratings                                                      | 46 |
| Table 14. | Operating conditions                                                          | 47 |
| Table 15. | AC measurement conditions                                                     | 47 |
| Table 16. | Capacitance                                                                   | 47 |
| Table 17. | DC characteristics                                                            | 48 |
| Table 18. | AC characteristics (50 MHz operation)                                         | 49 |
| Table 19. | AC characteristics (75 MHz operation)                                         | 50 |
| Table 20. | Reset conditions                                                              | 52 |
| Table 21. | Timings after a Reset Low pulse                                               | 52 |
| Table 22. | VFQFPN8 (MLP8) 8-lead very thin fine pitch quad flat package no lead,         |    |
|           | 6 x 5 mm, package mechanical data                                             |    |
| Table 23. | SO8 wide – 8 lead plastic small outline, 208 mils body width, mechanical data |    |
| Table 24. | Ordering information scheme                                                   | 56 |
| Table 25. | Document revision history                                                     | 57 |

# List of figures

| Figure 1.  | Logic diagram                                                                 | 7    |
|------------|-------------------------------------------------------------------------------|------|
| Figure 2.  | VFQFPN and SO connections                                                     | 7    |
| Figure 3.  | Bus master and memory devices on the SPI bus                                  | . 10 |
| Figure 4.  | SPI modes supported                                                           | . 11 |
| Figure 5.  | Block diagram                                                                 | . 19 |
| Figure 6.  | Write enable (WREN) instruction sequence                                      | . 22 |
| Figure 7.  | Write disable (WRDI) instruction sequence                                     | . 23 |
| Figure 8.  | Read identification (RDID) instruction sequence and data-out sequence         | . 24 |
| Figure 9.  | Read status register (RDSR) instruction sequence and data-out sequence        | . 26 |
| Figure 10. | Write status register (WRSR) instruction sequence                             | . 27 |
| Figure 11. | Read data bytes (READ) instruction sequence and data-out sequence             | . 29 |
| Figure 12. | Read data bytes at higher speed (FAST_READ) instruction sequence              |      |
|            | and data-out sequence                                                         | . 30 |
| Figure 13. | Read lock register (RDLR) instruction sequence                                |      |
|            | and data-out sequence                                                         |      |
| Figure 14. | Page write (PW) instruction sequence                                          |      |
| Figure 15. | Page program (PP) instruction sequence                                        |      |
| Figure 16. | Write to lock register (WRLR) instruction sequence                            |      |
| Figure 17. | Page erase (PE) instruction sequence                                          |      |
| Figure 18. | Sector erase (SE) instruction sequence                                        |      |
| Figure 19. | Subsector erase (SSE) instruction sequence                                    |      |
| Figure 20. | Bulk erase (BE) instruction sequence                                          |      |
| Figure 21. | Deep power-down (DP) instruction sequence                                     |      |
| Figure 22. | Release from deep power-down (RDP) instruction sequence                       |      |
| Figure 23. | Power-up timing                                                               |      |
| Figure 24. | AC measurement I/O waveform                                                   |      |
| Figure 25. | Serial input timing                                                           |      |
| Figure 26. | Write protect setup and hold timing                                           |      |
| Figure 27. | Output timing                                                                 |      |
| Figure 28. | Reset AC waveforms while a program or erase cycle is in progress              | . 52 |
| Figure 29. | VFQFPN8 (MLP8) 8-lead very thin dual flat package no lead, 6 x 5 mm,          |      |
|            | package outline                                                               |      |
| Figure 30. | SO8 wide – 8 lead plastic small outline, 208 mils body width, package outline | . 55 |

#### **Description** 1

The M25PE16 is a 16-Mbit (2 Mbits x 8) serial paged flash memory accessed by a high speed SPI-compatible bus.

The memory can be written or programmed 1 to 256 bytes at a time, using the page write or page program instruction. The page write instruction consists of an integrated page erase cycle followed by a page program cycle.

The memory is organized as 32 sectors that are further divided up into 16 subsectors each (512 subsectors in total). Each sector contains 256 pages and each subsector contains 16 pages. Each page is 256-byte wide. Thus, the whole memory can be viewed as consisting of 8192 pages, or 2,097,152 bytes.

The memory can be erased a page at a time, using the page erase instruction, a subsector at a time, using the subsector erase instruction, a sector at a time, using the sector erase instruction, or as a whole, using the bulk erase instruction.

The memory can be write protected by either hardware or software using mixed volatile and non-volatile protection features, depending on the application needs. The protection granularity is of 64 Kbytes (sector granularity).

Figure 1. Logic diagram



Table 1. Signal names

| Signal name     | Function           | Direction |
|-----------------|--------------------|-----------|
| С               | Serial clock       | Input     |
| D               | Serial data input  | Input     |
| Q               | Serial data output | Output    |
| S               | Chip select        | Input     |
| W               | Write protect      | Input     |
| Reset           | Reset              | Input     |
| V <sub>CC</sub> | Supply voltage     | _         |
| V <sub>SS</sub> | Ground             | _         |

Figure 2. VFQFPN and SO connections



- 1. There is an exposed die paddle on the underside of the MLP8 package. This is pulled, internally, to  $V_{SS}$ , and must not be allowed to be connected to any other voltage or signal line on the PCB.
- 2. See Section 12: Package mechanical for package dimensions, and how to identify pin-1.

## 2 Signal descriptions

## 2.1 Serial data output (Q)

This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (C).

## 2.2 Serial data input (D)

This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be programmed. Values are latched on the rising edge of Serial Clock (C).

## 2.3 Serial clock (C)

This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on Serial Data Output (Q) changes after the falling edge of Serial Clock (C).

## 2.4 Chip select $(\overline{S})$

When this input signal is High, the device is deselected and serial data output (Q) is at high impedance. Unless an internal read, program, erase or write cycle is in progress, the device will be in the standby mode (this is not the deep power-down mode). Driving Chip Select  $(\overline{S})$  Low selects the device, placing it in the active power mode.

After power-up, a falling edge on Chip Select  $(\overline{S})$  is required prior to the start of any instruction.

## 2.5 Reset (Reset)

The Reset (Reset) input provides a hardware reset for the memory.

When Reset (Reset) is driven High, the memory is in the normal operating mode. When Reset (Reset) is driven Low, the memory will enter the reset mode. In this mode, the output is high impedance.

Driving Reset (Reset) Low while an internal operation is in progress will affect this operation (write, program or erase cycle) and data may be lost.

See *Table 12* for the status of the device after a Reset Low pulse.

## 2.6 Write protect $(\overline{W})$

The write protect  $(\overline{W})$  input is used to freeze the size of the area of memory that is protected against write, program and erase instructions (as specified by the values in the BP2, BP1 and BP0 bits of the status register). See Section 6.4: Read status register (RDSR).

# 2.7 V<sub>CC</sub> supply voltage

V<sub>CC</sub> is the supply voltage.

# 2.8 V<sub>SS</sub> ground

 $\rm V_{SS}$  is the reference for the  $\rm V_{CC}$  supply voltage.

### 3 SPI modes

These devices can be driven by a microcontroller with its SPI peripheral running in either of the two following modes:

- CPOL=0, CPHA=0
- CPOL=1, CPHA=1

For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data is available from the falling edge of Serial Clock (C).

The difference between the two modes, as shown in *Figure 4*, is the clock polarity when the bus master is in Stand-by mode and not transferring data:

- C remains at 0 for (CPOL=0, CPHA=0)
- C remains at 1 for (CPOL=1, CPHA=1)

Figure 3. Bus master and memory devices on the SPI bus



1. The Write Protect  $(\overline{W})$  and Reset  $(\overline{Reset})$  signals should be driven, High or Low as appropriate.

Figure 3 shows an example of three devices connected to an MCU, on an SPI bus. Only one device is selected at a time, so only one device drives the serial data output (Q) line at a time, the other devices are high impedance. Resistors R (represented in Figure 3) ensure that the M25PE16 is not selected if the bus master leaves the  $\overline{S}$  line in the high impedance state. As the bus master may enter a state where all inputs/outputs are in high impedance at the same time (for example, when the bus master is reset), the clock line (C) must be connected to an external pull-down resistor so that, when all inputs/outputs become high impedance, the  $\overline{S}$  line is pulled High while the C line is pulled Low (thus ensuring that  $\overline{S}$  and C do not become High at the same time, and so, that the  $t_{SHCH}$  requirement is met). The typical value of R is 100 kΩ, assuming that the time constant R\*C<sub>p</sub> (C<sub>p</sub> = parasitic capacitance of the bus line) is shorter than the time during which the bus master leaves the SPI bus in high impedance.

**Example:**  $C_p = 50$  pF, that is  $R^*C_p = 5$   $\mu s <=>$  the application must ensure that the bus master never leaves the SPI bus in the high impedance state for a time period shorter than 5  $\mu s$ .





## 4 Operating features

## 4.1 Sharing the overhead of modifying data

To write or program one (or more) data bytes, two instructions are required: write enable (WREN), which is one byte, and a page write (PW) or page program (PP) sequence, which consists of four bytes plus data. This is followed by the internal cycle (of duration t<sub>PW</sub> or t<sub>PP</sub>).

To share this overhead, the page write (PW) or page program (PP) instruction allows up to 256 bytes to be programmed (changing bits from '1' to '0') or written (changing bits to '0' or '1') at a time, provided that they lie in consecutive addresses on the same page of memory.

## 4.2 An easy way to modify data

The page write (PW) instruction provides a convenient way of modifying data (up to 256 contiguous bytes at a time), and simply requires the start address, and the new data in the instruction sequence.

The page write (PW) instruction is entered by driving Chip Select  $(\overline{S})$  Low, and then transmitting the instruction byte, three address bytes (A23-A0) and at least one data byte, and then driving Chip Select  $(\overline{S})$  High. While Chip Select  $(\overline{S})$  is being held Low, the data bytes are written to the data buffer, starting at the address given in the third address byte (A7-A0). When Chip Select  $(\overline{S})$  is driven High, the write cycle starts. The remaining, unchanged, bytes of the data buffer are automatically loaded with the values of the corresponding bytes of the addressed memory page. The addressed memory page then automatically put into an erase cycle. Finally, the addressed memory page is programmed with the contents of the data buffer.

All of this buffer management is handled internally, and is transparent to the user. The user is given the facility of being able to alter the contents of the memory on a byte-by-byte basis.

For optimized timings, it is recommended to use the page write (PW) instruction to write all consecutive targeted bytes in a single sequence versus using several page write (PW) sequences with each containing only a few bytes (see Section 6.9: Page write (PW), Table 18: AC characteristics (50 MHz operation), and Table 19: AC characteristics (75 MHz operation)).

## 4.3 A fast way to modify data

The page program (PP) instruction provides a fast way of modifying data (up to 256 contiguous bytes at a time), provided that it only involves resetting bits to '0' that had previously been set to '1'.

This might be:

- when the designer is programming the device for the first time
- when the designer knows that the page has already been erased by an earlier page erase (PE), subsector erase (SSE), sector erase (SE) or bulk erase (BE) instruction. This is useful, for example, when storing a fast stream of data, having first performed the erase cycle when time was available
- when the designer knows that the only changes involve resetting bits to 0 that are still set to '1'. When this method is possible, it has the additional advantage of minimizing the number of unnecessary erase operations, and the extra stress incurred by each page.

For optimized timings, it is recommended to use the page program (PP) instruction to program all consecutive targeted bytes in a single sequence versus using several page program (PP) sequences with each containing only a few bytes (see Section 6.10: Page program (PP), Table 18: AC characteristics (50 MHz operation), and Table 19: AC characteristics (75 MHz operation)).

## 4.4 Polling during a write, program or erase cycle

A further improvement in the time to write (PW, WRSR), program (PP) or erase (SE, SSE or BE) can be achieved by not waiting for the worst case delay ( $t_W$ ,  $t_{PW}$ ,  $t_{PP}$ ,  $t_{SE}$ ,  $t_{SSE}$  or  $t_{BE}$ ). The write in progress (WIP) bit is provided in the status register so that the application program can monitor its value, polling it to establish when the previous cycle is complete.

#### 4.5 Reset

An internal power-on reset circuit helps protect against inadvertent data writes. Addition protection is provided by driving Reset ( $\overline{\text{Reset}}$ ) Low during the power-on process, and only driving it High when  $V_{CC}$  has reached the correct voltage level,  $V_{CC}$ (min).

## 4.6 Active power, standby power and deep power-down modes

When Chip Select  $(\overline{S})$  is Low, the device is selected, and in the active power mode.

When Chip Select  $(\overline{S})$  is High, the device is deselected, but could remain in the active power mode until all internal cycles have completed (program, erase, write). The device then goes in to the standby power mode. The device consumption drops to  $I_{CC1}$ .

The deep power-down mode is entered when the specific instruction (the deep power-down (DP) instruction) is executed. The device consumption drops further to  $I_{CC2}$ . When in this mode, only the release from deep power-down instruction is accepted. All other instructions are ignored. The device remains in the deep power-down mode until the release from deep power-down instruction is executed. This can be used as an extra software protection mechanism, when the device is not in active use, to protect the device from inadvertent write, program or erase instructions.

## 4.7 Status register

The status register contains a number of status and control bits that can be read or set (as appropriate) by using specific instructions. See *Section 6.4: Read status register (RDSR)* for a detailed description of the status register bits.

### 4.8 Protection modes

The environments where non-volatile memory devices are used can be very noisy. No SPI device can operate correctly in the presence of excessive noise. To help combat this and to meet the needs of modularized applications, the M25PE16 features the following flexible data protection mechanisms:

#### 4.8.1 Protocol-related protections

- Power on reset and an internal timer (t<sub>PUW</sub>) can provide protection against inadvertent changes while the power supply is outside the operating specification.
- Program, erase and write instructions are checked that they consist of a number of clock pulses that is a multiple of eight, before they are accepted for execution.
- All instructions that modify data must be preceded by a write enable (WREN)
  instruction to set the write enable latch (WEL) bit. This bit is returned to its reset state
  by the following events:
  - Power-up
  - Reset (Reset) driven Low
  - Write disable (WRDI) instruction completion
  - Page write (PW) instruction completion
  - Write status register (WRSR) instruction completion
  - Page program (PP) instruction completion
  - Write to lock register (WRLR) instruction completion
  - Page erase (PE) instruction completion
  - Subsector erase (SSE) instruction completion
  - Sector erase (SE) instruction completion
  - Bulk erase (BE) instruction completion
- The Reset (Reset) signal can be driven Low to freeze and reset the internal logic. For the specific cases of program and write cycles, the designer should refer to Section 6.5: Write status register (WRSR), Section 6.9: Page write (PW), Section 6.10: Page program (PP), Section 6.12: Page erase (PE), Section 6.13: Sector erase (SE) and Section 6.14: Subsector erase (SSE), and to Table 12: Device status after a Reset Low pulse.
- In addition to the low power consumption feature, the deep power-down mode offers
  extra software protection from inadvertent write, program and erase instructions while
  the device is not in active use.

#### 4.8.2 Specific hardware and software protections

There are two software protected modes, SPM1 and SPM2, that can be combined to protect the memory array as required. The SPM2 can be hardware protected with the help of the  $\overline{W}$  input pin.

#### SPM1 and SPM2

 The first software protected mode (SPM1) is managed by specific lock registers assigned to each 64 Kbyte sector.

The lock registers can be read and written using the read lock register (RDLR) and write to lock register (WRLR) instructions.

In each lock register two bits control the protection of each sector: the write lock bit and the lock down bit.

Write lock bit:

The write lock bit determines whether the contents of the sector can be modified (using the write, program or erase instructions). When the write lock bit is set to '1', the sector is write protected – any operations that attempt to change the data in the sector will fail. When the write lock bit is reset to '0', the sector is not write protected by the lock register, and may be modified.

Lock down bit:

The lock down bit provides a mechanism for protecting software data from simple hacking and malicious attack. When the lock down bit is set to '1', further modification to the write lock and lock down bits cannot be performed. A reset, or power-up, is required before changes to these bits can be made. When the lock down bit is reset to '0', the write lock and lock down bits can be changed.

The write lock bit and the lock down bit are volatile and their value is reset to '0' after a power-down or a reset (see *Table 12: Device status after a Reset Low pulse*).

The definition of the lock register bits is given in Table 9: Lock register out.

Table 2. Software protection truth table (sectors 0 to 31, 64-Kbyte granularity)

| Sector lock register |   |                                                                                                                                   |  |
|----------------------|---|-----------------------------------------------------------------------------------------------------------------------------------|--|
| Lock Write down bit  |   | Protection status                                                                                                                 |  |
| 0                    | 0 | ector unprotected from program/erase/write operations, protection status eversible                                                |  |
| 0                    | 1 | Sector protected from program/erase/write operations, protection status reversible                                                |  |
| 1                    | 0 | Sector unprotected from program/erase/write operations, sector protection status cannot be changed except by a reset or power-up. |  |
| 1 1 1 1              |   | Sector protected from program/erase/write operations, Sector protection status cannot be changed except by a reset or power-up.   |  |

 The second software protected mode (SPM2) uses the block protect (BP2, BP1, BP0, see Section 6.4.3)) bits to allow part of the memory to be configured as read-only.

Table 3. Protected area sizes

| Status register content |            |            | Memory content                           |                                                  |  |
|-------------------------|------------|------------|------------------------------------------|--------------------------------------------------|--|
| BP2<br>bit              | BP1<br>bit | BP0<br>bit | Protected area                           | Unprotected area                                 |  |
| 0                       | 0          | 0          | none                                     | All sectors <sup>(1)</sup> (32 sectors: 0 to 31) |  |
| 0                       | 0          | 1          | Upper 32nd (Sector 31)                   | Lower 31st/32nd (31 sectors: 0 to 30)            |  |
| 0                       | 1          | 0          | Upper sixteenth (two sectors: 30 and 31) | Lower 15/16ths (30 sectors: 0 to 29)             |  |
| 0                       | 1          | 1          | Upper eighth (four sectors: 28 to 31)    | Lower seven-eighths (28 sectors: 0 to 27)        |  |
| 1                       | 0          | 0          | Upper quarter (eight sectors: 24 to 31)  | Lower three-quarters (24 sectors: 0 to 23        |  |
| 1                       | 0          | 1          | Upper half (sixteen sectors: 16 to 31)   | Lower half (16 sectors: 0 to 15)                 |  |
| 1                       | 1          | 0          | All sectors (32 sectors: 0 to 31)        | none                                             |  |
| 1                       | 1          | 1          | All sectors (32 sectors: 0 to 31)        | none                                             |  |

<sup>1.</sup> The device is ready to accept a bulk erase instruction if, and only if, all block protect (BP2, BP1, BP0) are 0.

# 5 Memory organization

The memory is organized as:

- 8192 pages (256 bytes each).
- 2,097,152 bytes (8 bits each)
- 32 sectors (512 Kbits, 65536 bytes each)
- 512 subsectors (32 Kbits, 4096 bytes each)

Each page can be individually:

- programmed (bits are programmed from 1 to 0)
- erased (bits are erased from 0 to 1)
- written (bits are changed to either 0 or 1)

The device is page, sector or bulk erasable (bits are erased from 0 to 1).

Table 4. Memory organization

| Sector | Subsector | Address range |         |  |  |
|--------|-----------|---------------|---------|--|--|
|        | 511       | 1FF000h       | 1FFFFFh |  |  |
| 31     | :         | ÷             | :       |  |  |
|        | 496       | 1F0000h       | 1F0FFFh |  |  |
|        | 495       | 1EF000h       | 1EFFFFh |  |  |
| 30     | :         | ÷             | :       |  |  |
|        | 480       | 1E0000h       | 1E0FFFh |  |  |
|        | 479       | 1DF000h       | 1DFFFFh |  |  |
| 29     | :         | i             | i       |  |  |
|        | 464       | 1D0000h       | 1D0FFFh |  |  |
|        | 463       | 1CF000h       | 1CFFFFh |  |  |
| 28     | :         | :             | :       |  |  |
|        | 448       | 1C0000h       | 1C0FFFh |  |  |
|        | 447       | 1BF000h       | 1BFFFFh |  |  |
| 27     | :         | :             | :       |  |  |
|        | 432       | 1B0000h       | 1B0FFFh |  |  |
|        | 431       | 1AF000h       | 1AFFFFh |  |  |
| 26     | :         | :             | i       |  |  |
|        | 416       | 1A0000h       | 1A0FFFh |  |  |
|        | 415       | 19F000h       | 19FFFFh |  |  |
| 25     | :         | :             | :       |  |  |
|        | 400       | 190000h       | 190FFFh |  |  |
|        | 399       | 18F000h       | 18FFFFh |  |  |
| 24     | i         | i             | i       |  |  |
|        | 384       | 180000h       | 180FFFh |  |  |

| Sector | Subsector | Address range |         |  |  |
|--------|-----------|---------------|---------|--|--|
|        | 383       | 17F000h       | 17FFFFh |  |  |
| 23     | :         | :             | :       |  |  |
|        | 368       | 170000h       | 170FFFh |  |  |
|        | 367       | 16F000h       | 16FFFFh |  |  |
| 22     | :         | :             | :       |  |  |
|        | 352       | 160000h       | 160FFFh |  |  |
|        | 351       | 15F000h       | 15FFFFh |  |  |
| 21     | :         | :             | :       |  |  |
|        | 336       | 150000h       | 150FFFh |  |  |
|        | 335       | 14F000h       | 14FFFFh |  |  |
| 20     | :         | :             | :       |  |  |
|        | 320       | 140000h       | 140FFFh |  |  |
|        | 319       | 13F000h       | 13FFFFh |  |  |
| 19     | :         | :             | :       |  |  |
|        | 304       | 130000h       | 130FFFh |  |  |
|        | 303       | 12F000h       | 12FFFFh |  |  |
| 18     | :         | :             | :       |  |  |
|        | 288       | 120000h       | 120FFFh |  |  |
|        | 287       | 11F000h       | 11FFFFh |  |  |
| 17     | :         | :             | :       |  |  |
|        | 272       | 110000h       | 110FFFh |  |  |
|        | 271       | 10F000h       | 10FFFFh |  |  |
| 16     | :         | :             | :       |  |  |
|        | 256       | 100000h       | 100FFFh |  |  |

Table 4. Memory organization (continued)

|        |           | y organiza    |        |  |
|--------|-----------|---------------|--------|--|
| Sector | Subsector | Address range |        |  |
|        | 255       | FF000h        | FFFFFh |  |
| 15     | :         |               | ::     |  |
|        | 240       | F0000h        | F0FFFh |  |
|        | 239       | EF000h        | EFFFFh |  |
| 14     | ::        | :             | :      |  |
|        | 224       | E0000h        | E0FFFh |  |
|        | 223       | DF000h        | DFFFFh |  |
| 13     | ::        | :             | :      |  |
|        | 208       | D0000h        | D0FFFh |  |
|        | 207       | CF000h        | CFFFFh |  |
| 12     | :         | :             | :      |  |
|        | 192       | C0000h        | C0FFFh |  |
|        | 191       | BF000h        | BFFFFh |  |
| 11     | :         | :             | i      |  |
|        | 176       | B0000h        | B0FFFh |  |
|        | 175       | AF000h        | AFFFFh |  |
| 10     |           |               |        |  |
|        | 160       | A0000h        | A0FFFh |  |
|        | 159       | 9F000h        | 9FFFFh |  |
| 9      | :         | :             | i      |  |
|        | 144       | 90000h        | 90FFFh |  |
|        | 143       | 8F000h        | 8FFFFh |  |
| 8      | :         | :             | i      |  |
| Ī      | 128       | 80000h        | 80FFFh |  |
|        | 127       | 7F000h        | 7FFFFh |  |
| H      |           |               | _      |  |
| 7      | :         | :             | :      |  |

| Sector | Subsector | Address range |        |  |
|--------|-----------|---------------|--------|--|
|        | 111       | 6F000h        | 6FFFFh |  |
| 6      | :         | :             | :      |  |
|        | 96        | 60000h        | 60FFFh |  |
|        | 95        | 5F000h        | 5FFFFh |  |
| 5      | :         | :             | :      |  |
|        | 80        | 50000h        | 50FFFh |  |
|        | 79        | 4F000h        | 4FFFFh |  |
| 4      | :         | :             | :      |  |
|        | 64        | 40000h        | 40FFFh |  |
|        | 63        | 3F000h        | 3FFFFh |  |
| 3      | :         | :             | :      |  |
|        | 48        | 30000h        | 30FFFh |  |
|        | 47        | 2F000h        | 2FFFFh |  |
| 2      | :         | :             | :      |  |
|        | 32        | 20000h        | 20FFFh |  |
|        | 31        | 1F000h        | 1FFFFh |  |
| 1      | :         | :             |        |  |
|        | 16        | 10000h        | 10FFFh |  |
|        | 15        | 0F000h        | 0FFFFh |  |
|        | :         | :             | :      |  |
|        | 4         | 04000h        | 04FFFh |  |
| 0      | 3         | 03000h        | 03FFFh |  |
|        | 2         | 02000h        | 02FFFh |  |
|        | 1         | 01000h        | 01FFFh |  |
|        | 0         | 00000h        | 00FFFh |  |

Reset High voltage  $\overline{\mathsf{W}}$ Control logic generator  $\bar{s}$ I/O shift register Q 256-byte data buffer Status Address register register and counter Size of the read-only memory area Y decoder Whole memory array can be made read-only on a 64-Kbyte basis through the lock registers 00000h 000FFh 256 bytes (page size) X decoder AI12346c

Figure 5. Block diagram

#### 6 Instructions

All instructions, addresses and data are shifted in and out of the device, most significant bit first.

Serial data input (D) is sampled on the first rising edge of Serial Clock (C) after Chip Select (S) is driven Low. Then, the one-byte instruction code must be shifted in to the device, most significant bit first, on serial data input (D), each bit being latched on the rising edges of Serial Clock (C).

The instruction set is listed in *Table 5*.

Every instruction sequence starts with a one-byte instruction code. Depending on the instruction, this might be followed by address bytes, or by data bytes, or by both or none.

In the case of a read data bytes (READ), read data bytes at higher speed (Fast\_Read), read identification (RDID), read status register (RDSR), or read lock register (RDLR) instruction, the shifted-in instruction sequence is followed by a data-out sequence. Chip Select (S) can be driven High after any bit of the data-out sequence is being shifted out.

In the case of a page write (PW), page program (PP), write to lock register (WRLR), page erase (PE), sector erase (SE), subsector erase (SSE), bulk erase (BE), write status register (WRSR), write enable (WREN), write disable (WRDI), deep power-down (DP) or release from deep power-down (RDP) instruction, Chip Select (S) must be driven High exactly at a byte boundary, otherwise the instruction is rejected, and is not executed. That is, Chip Select  $(\overline{S})$  must driven High when the number of clock pulses after Chip Select  $(\overline{S})$  being driven Low is an exact multiple of eight.

All attempts to access the memory array during a write cycle, program cycle or erase cycle are ignored, and the internal write cycle, program cycle or erase cycle continues unaffected.

Table 5. Instruction set

| Instruction | Description                     | One-byte Instruction Code |     | Address<br>bytes | Dummy<br>bytes | Data<br>bytes |
|-------------|---------------------------------|---------------------------|-----|------------------|----------------|---------------|
| WREN        | Write enable                    | 0000 0110                 | 06h | 0                | 0              | 0             |
| WRDI        | Write disable                   | 0000 0100                 | 04h | 0                | 0              | 0             |
| RDID        | Read identification             | 1001 1111                 | 9Fh | 0                | 0              | 1 to 3        |
| RDSR        | Read status register            | 0000 0101                 | 05h | 0                | 0              | 1 to ∞        |
| WRSR        | Write status register           | 0000 0001                 | 01h | 0                | 0              | 1             |
| WRLR        | Write to lock register          | 1110 0101                 | E5h | 3                | 0              | 1             |
| RDLR        | Read lock register              | 1110 1000                 | E8h | 3                | 0              | 1             |
| READ        | Read data bytes                 | 0000 0011                 | 03h | 3                | 0              | 1 to ∞        |
| FAST_READ   | Read data bytes at higher speed | 0000 1011                 | 0Bh | 3                | 1              | 1 to ∞        |
| PW          | Page write                      | 0000 1010                 | 0Ah | 3                | 0              | 1 to 256      |
| PP          | Page program                    | 0000 0010                 | 02h | 3                | 0              | 1 to 256      |
| PE          | Page erase                      | 1101 1011                 | DBh | 3                | 0              | 0             |
| SE          | Sector erase                    | 1101 1000                 | D8h | 3                | 0              | 0             |
| SSE         | Subsector erase                 | 0010 0000                 | 20h | 3                | 0              | 0             |
| BE          | Bulk erase                      | 1100 0111                 | C7h | 0                | 0              | 0             |
| DP          | Deep power-down                 | 1011 1001                 | B9h | 0                | 0              | 0             |
| RDP         | Release from deep power-down    | 1010 1011                 | ABh | 0                | 0              | 0             |

## 6.1 Write enable (WREN)

The write enable (WREN) instruction (Figure 6) sets the write enable latch (WEL) bit.

The write enable latch (WEL) bit must be set prior to every page write (PW), page program (PP), page erase (PE), sector erase (SE), subsector erase (SSE), bulk erase (BE), write status register (WRSR) and write to lock register (WRLR) instructions.

The write enable (WREN) instruction is entered by driving Chip Select  $(\overline{S})$  Low, sending the instruction code, and then driving Chip Select  $(\overline{S})$  High.





## 6.2 Write disable (WRDI)

The write disable (WRDI) instruction (Figure 7) resets the write enable latch (WEL) bit.

The write disable (WRDI) instruction is entered by driving Chip Select  $(\overline{S})$  Low, sending the instruction code, and then driving Chip Select  $(\overline{S})$  High.

The write enable latch (WEL) bit is reset under the following conditions:

- Power-up
- Write disable (WRDI) instruction completion
- Write status register (WRSR) instruction completion
- Page write (PW) instruction completion
- Page program (PP) instruction completion
- Write to lock register (WRLR) instruction completion
- Page erase (PE) instruction completion
- Sector erase (SE) instruction completion
- Subsector erase (SSE) instruction completion
- Bulk erase (BE) instruction completion





## 6.3 Read identification (RDID)

The read identification (RDID) instruction allows to read the device identification data:

- Manufacturer identification (1 byte)
- Device identification (2 bytes)
- A unique ID code (UID) (17 bytes, of which 16 available upon customer request)

The manufacturer identification is assigned by JEDEC, and has the value 20h for Numonyx. The device identification is assigned by the device manufacturer, and indicates the memory type in the first byte (80h), and the memory capacity of the device in the second byte (15h). The UID contains the length of the following data in the first byte (set to 10h), and 16 bytes of the optional customized factory data (CFD) content. The CFD bytes are read-only and can be programmed with customers data upon their demand. If the customers do not make requests, the device is shipped with all the CFD bytes programmed to zero (00h).

Any read identification (RDID) instruction while an erase or program cycle is in progress, is not decoded, and has no effect on the cycle that is in progress.

The device is first selected by driving Chip Select  $(\overline{S})$  Low. Then, the 8-bit instruction code for the instruction is shifted in. After this, the 24-bit device identification, stored in the memory, the 8-bit CFD length followed by 16 bytes of CFD content will be shifted out on serial data output (Q). Each bit is shifted out during the falling edge of Serial Clock (C).

The instruction sequence is shown in Figure 8.

The read identification (RDID) instruction is terminated by driving Chip Select  $(\overline{S})$  High at any time during data output.

When Chip Select  $(\overline{S})$  is driven High, the device is put in the standby power mode. Once in the standby power mode, the device waits to be selected, so that it can receive, decode and execute instructions.

Table 6. Read identification (RDID) data-out sequence

| Manufacturer   | Device ide  | entification    | UID        |             |
|----------------|-------------|-----------------|------------|-------------|
| identification | Memory type | Memory capacity | CFD length | CFD content |
| 20h            | 80h         | 15h             | 10h        | 16 bytes    |

Figure 8. Read identification (RDID) instruction sequence and data-out sequence



## 6.4 Read status register (RDSR)

The read status register (RDSR) instruction allows the status register to be read. The status register may be read at any time, even while a program, erase or write cycle is in progress. When one of these cycles is in progress, it is recommended to check the write in progress (WIP) bit before sending a new instruction to the device. It is also possible to read the status register continuously, as shown in *Figure 9*.

The status bits of the status register are as follows:

#### 6.4.1 WIP bit

The write in progress (WIP) bit indicates whether the memory is busy with a write, program or erase cycle. When set to '1', such a cycle is in progress, when reset to '0' no such cycle is in progress.

#### 6.4.2 WEL bit

The write enable latch (WEL) bit indicates the status of the internal write enable latch. When set to '1' the internal write enable latch is set, when set to '0' the internal write enable latch is reset and no write, program or erase instruction is accepted.

#### 6.4.3 BP2, BP1, BP0 bits

The block protect (BP2, BP1, BP0) bits are non-volatile. They define the size of the area to be software protected against program and erase instructions. These bits are written with the write status register (WRSR) instruction. When one or more of the block protect (BP2, BP1, BP0) bits is set to '1', the relevant memory area (as defined in *Table 3*) becomes protected against page program (PP), sector erase (SE) and subsector erase (SSE) instructions. The block protect (BP2, BP1, BP0) bits can be written provided that the hardware protected mode has not been set. The bulk erase (BE) instruction is executed if, and only if:

- all block protect (BP2, BP1, BP0) bits are 0
- the lock register protection bits are not all set ('1')

#### 6.4.4 SRWD bit

The status register write disable (SRWD) bit is operated in conjunction with the Write Protect  $(\overline{W})$  signal. When the status register write disable (SRWD) bit is set to '1', and Write Protect  $(\overline{W})$  is driven Low, the non-volatile bits of the status register (SRWD, BP2, BP1, BP0) become read-only bits. In such a state, as the write status register (WRSR) instruction is no longer accepted for execution, the definition of the size of the write protected area cannot be further modified.

Table 7. Status register format<sup>(1)</sup> (2)

| b7   |   |   |     |     |     |     | b0  |
|------|---|---|-----|-----|-----|-----|-----|
| SRWD | 0 | 0 | BP2 | BP1 | BP0 | WEL | WIP |

<sup>1.</sup> WEL (write enable latch) and WIP ((write in progress) are volatile read-only bits (WEL is set and reset by specific instructions; WIP is automatically set and reset by the internal logic of the device).

<sup>2.</sup> SRWD = status register write protect bit; BP0, BP1, BP2 = block protect bits.



Figure 9. Read status register (RDSR) instruction sequence and data-out sequence

## 6.5 Write status register (WRSR)

The write status register (WRSR) instruction allows new values to be written to the status register. Before it can be accepted, a write enable (WREN) instruction must previously have been executed. After the write enable (WREN) instruction has been decoded and executed, the device sets the write enable latch (WEL).

The write status register (WRSR) instruction is entered by driving Chip Select  $(\overline{S})$  Low, followed by the instruction code and the data byte on serial data input (D).

The instruction sequence is shown in Figure 10.

The write status register (WRSR) instruction has no effect on b6, b5, b1 and b0 of the status register. b6 and b5 are always read as 0.

Chip Select  $(\overline{S})$  must be driven High after the eighth bit of the data byte has been latched in. If not, the write status register (WRSR) instruction is not executed. As soon as Chip Select  $(\overline{S})$  is driven High, the self-timed write status register cycle (whose duration is  $t_W$ ) is initiated. While the write status register cycle is in progress, the status register may still be read to check the value of the write in progress (WIP) bit. The write in progress (WIP) bit is 1 during the self-timed write status register cycle, and is 0 when it is completed. When the cycle is completed, the write enable latch (WEL) is reset.

The write status register (WRSR) instruction allows the user to change the values of the block protect (BP2, BP1, BP0) bits, to define the size of the area that is to be treated as read-only, as defined in *Table 3*. The write status register (WRSR) instruction also allows the user to set or reset the status register write disable (SRWD) bit in accordance with the Write Protect  $(\overline{W})$  signal (see Section 6.4.4).

If a write status register (WRSR) instruction is interrupted by a Reset Low pulse, the internal cycle of the write status register operation (whose duration is  $t_W$ ) is first completed (provided that the supply voltage  $V_{CC}$  remains within the operating range). After that the device enters the reset mode (see also *Table 12: Device status after a Reset Low pulse and Table 21: Timings after a Reset Low pulse*).



Figure 10. Write status register (WRSR) instruction sequence

| W SRWD | Mode       | Write protection of the        | Memory content                                                                                              |                                                                      |                                                            |
|--------|------------|--------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------|
| signal | signal bit | status register                | Protected area <sup>(1)</sup>                                                                               | Unprotected area <sup>(1)</sup>                                      |                                                            |
| 1      | 0          |                                | Status Register is Writable                                                                                 | Protected against<br>page program,<br>sector erase and<br>bulk erase | Ready to accept page program and sector erase instructions |
| 0      | 0          | Second software                | (if the WREN instruction has set the WEL bit)                                                               |                                                                      |                                                            |
| 1      | 1          | protected<br>(SPM2)            | The values in the SRWD,<br>BP2, BP1 and BP0 bits<br>can be changed                                          |                                                                      |                                                            |
| 0      | 1          | Hardware<br>protected<br>(HPM) | Status register is hardware write protected The values in the SRWD, BP2, BP1 and BP0 bits cannot be changed | Protected against<br>page program,<br>sector erase and<br>bulk erase | Ready to accept page program and sector erase instructions |

Table 8. Protection modes

The protection features of the device are summarized in *Table 8*.

When the status register write disable (SRWD) bit of the status register is 0 (its initial delivery state), it is possible to write to the status register provided that the write enable latch (WEL) bit has previously been set by a write enable (WREN) instruction, regardless of the whether Write Protect  $(\overline{W})$  is driven High or Low.

When the status register write disable (SRWD) bit of the status register is set to '1', two cases need to be considered, depending on the state of Write Protect ( $\overline{W}$ ):

- If Write Protect (W) is driven High, it is possible to write to the status register provided that the write enable latch (WEL) bit has previously been set by a write enable (WREN) instruction.
- If Write Protect (W) is driven Low, it is not possible to write to the status register even if the write enable latch (WEL) bit has previously been set by a write enable (WREN) instruction. Attempts to write to the status register are rejected, and are not accepted for execution. As a consequence, all the data bytes in the memory area that are software protected (SPM2) by the block protect (BP2, BP1, BP0) bits of the status register, are also hardware protected against data modification.

Regardless of the order of the two events, the hardware protected mode (HPM) can be entered:

- by setting the status register write disable (SRWD) bit after driving Write Protect (W)
  Low
- or by driving Write Protect (W) Low after setting the status register write disable (SRWD) bit.

The only way to exit the hardware protected mode (HPM) once entered is to pull Write Protect  $(\overline{W})$  High.

If Write Protect  $(\overline{W})$  is permanently tied High, the hardware protected mode (HPM) can never be activated, and only the software protected mode (SPM2), using the block protect (BP2, BP1, BP0) bits of the status register, can be used.

As defined by the values in the block protect (BP2, BP1, BP0) bits of the status register, as shown in Table 3.

## 6.6 Read data bytes (READ)

The device is first selected by driving Chip Select  $(\overline{S})$  Low. The instruction code for the read data bytes (READ) instruction is followed by a 3-byte address (A23-A0), each bit being latched-in during the rising edge of Serial Clock (C). Then the memory contents, at that address, is shifted out on serial data output (Q), each bit being shifted out, at a maximum frequency  $f_R$ , during the falling edge of Serial Clock (C).

The instruction sequence is shown in *Figure 11*.

The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. The whole memory can, therefore, be read with a single read data bytes (READ) instruction. When the highest address is reached, the address counter rolls over to 000000h, allowing the read sequence to be continued indefinitely.

The read data bytes (READ) instruction is terminated by driving Chip Select  $(\overline{S})$  High. Chip Select  $(\overline{S})$  can be driven High at any time during data output. Any read data bytes (READ) instruction, while an erase, program or write cycle is in progress, is rejected without having any effects on the cycle that is in progress.



Figure 11. Read data bytes (READ) instruction sequence and data-out sequence

1. Address bits A23 to A21 are don't care.

#### 6.7 Read data bytes at higher speed (FAST\_READ)

The device is first selected by driving Chip Select  $(\overline{S})$  Low. The instruction code for the read data bytes at higher speed (FAST\_READ) instruction is followed by a 3-byte address (A23-A0) and a dummy byte, each bit being latched-in during the rising edge of Serial Clock (C). Then the memory contents, at that address, is shifted out on serial data output (Q), each bit being shifted out, at a maximum frequency f<sub>C</sub>, during the falling edge of Serial Clock (C).

The instruction sequence is shown in Figure 12.

The first byte addressed can be at any location. The address is automatically incremented to the next higher address after each byte of data is shifted out. The whole memory can, therefore, be read with a single read data bytes at higher speed (FAST\_READ) instruction. When the highest address is reached, the address counter rolls over to 000000h, allowing the read sequence to be continued indefinitely.

The read data bytes at higher speed (FAST\_READ) instruction is terminated by driving Chip Select  $(\overline{S})$  High. Chip Select  $(\overline{S})$  can be driven High at any time during data output. Any read data bytes at higher speed (FAST\_READ) instruction, while an erase, program or write cycle is in progress, is rejected without having any effects on the cycle that is in progress.



Figure 12. Read data bytes at higher speed (FAST READ) instruction sequence

Address bits A23 to A21 are don't care.

## 6.8 Read lock register (RDLR)

The device is first selected by driving Chip Select  $(\overline{S})$  Low. The instruction code for the read lock register (RDLR) instruction is followed by a 3-byte address (A23-A0) pointing to any location inside the concerned sector. Each address bit is latched-in during the rising edge of Serial Clock (C). Then the value of the lock register is shifted out on serial data output (Q), each bit being shifted out, at a maximum frequency  $f_C$ , during the falling edge of Serial Clock (C).

The instruction sequence is shown in *Figure 13*.

The read lock register (RDLR) instruction is terminated by driving Chip Select  $(\overline{S})$  High at any time during data output.

Any read lock register (RDLR) instruction, while an erase, program or write cycle is in progress, is rejected without having any effects on the cycle that is in progress.

| Table 9. | Lock register out |
|----------|-------------------|
|----------|-------------------|

| Bit                  | Bit name Value      |                                                                                                                                                  | Function                                                                                                             |  |  |
|----------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|
| b7-b2                | Reserved            |                                                                                                                                                  |                                                                                                                      |  |  |
| b1                   | b1 Sector lock down | The write lock and lock down bits cannot be changed.  '1' is written to the lock down bit it cannot be cleared to except by a reset or power-up. |                                                                                                                      |  |  |
|                      | '0'                 | The write lock and lock down bits can be changed by writing new values to them (default value).                                                  |                                                                                                                      |  |  |
| b0 Sector write lock | '1'                 | Write, program and erase operations in this sector will not be executed. The memory contents will not be changed.                                |                                                                                                                      |  |  |
|                      | Sector write lock   | '0'                                                                                                                                              | Write, program and erase operations in this sector are executed and will modify the sector contents (default value). |  |  |

Figure 13. Read lock register (RDLR) instruction sequence and data-out sequence



## 6.9 Page write (PW)

The page write (PW) instruction allows bytes to be written in the memory. Before it can be accepted, a write enable (WREN) instruction must previously have been executed. After the write enable (WREN) instruction has been decoded, the device sets the write enable latch (WEL).

The page write (PW) instruction is entered by driving Chip Select  $(\overline{S})$  Low, followed by the instruction code, three address bytes and at least one data byte on serial data input (D). The rest of the page remains unchanged if no power failure occurs during this write cycle.

The page write (PW) instruction performs a page erase cycle even if only one byte is updated.

If the 8 least significant address bits (A7-A0) are not all zero, all transmitted data exceeding the addressed page boundary roll over, and are written from the start address of the same page (the one whose 8 least significant address bits (A7-A0) are all zero). Chip Select  $(\overline{S})$  must be driven Low for the entire duration of the sequence.

The instruction sequence is shown in Figure 14.

If more than 256 bytes are sent to the device, previously latched data are discarded and the last 256 data bytes are guaranteed to be written correctly within the same page. If less than 256 data bytes are sent to device, they are correctly written at the requested addresses without having any effects on the other bytes of the same page.

For optimized timings, it is recommended to use the page write (PW) instruction to write all consecutive targeted bytes in a single sequence versus using several page write (PW) sequences with each containing only a few bytes

Chip Select  $(\overline{S})$  must be driven High after the eighth bit of the last data byte has been latched in, otherwise the page write (PW) instruction is not executed.

As soon as Chip Select  $(\overline{S})$  is driven High, the self-timed page write cycle (whose duration is  $t_{PW}$ ) is initiated. While the page write cycle is in progress, the status register may be read to check the value of the write in progress (WIP) bit. The write in progress (WIP) bit is 1 during the self-timed page write cycle, and is 0 when it is completed. At some unspecified time before the cycle is complete, the write enable latch (WEL) bit is reset.

A page write (PW) instruction applied to a page that is hardware or software protected is not executed.

Any page write (PW) instruction, while an erase, program or write cycle is in progress, is rejected without having any effects on the cycle that is in progress.

If Reset (Reset) is driven Low while a page write (PW) cycle is in progress, the page write cycle is interrupted and the programmed data may be corrupted (see *Table 12: Device status after a Reset Low pulse*). On Reset going Low, the device enters the reset mode and a time of t<sub>RHSL</sub> is then required before the device can be re-selected by driving Chip Select (\$\overline{S}\$) Low. For the value of t<sub>RHSL</sub> see *Table 21: Timings after a Reset Low pulse* in *Section 11: DC and AC parameters*.



Figure 14. Page write (PW) instruction sequence

- 1. Address bits A23 to A21 are don't care.
- 2.  $1 \le n \le 256$ .

## 6.10 Page program (PP)

The page program (PP) instruction allows bytes to be programmed in the memory (changing bits from 1 to 0, only). Before it can be accepted, a write enable (WREN) instruction must previously have been executed. After the write enable (WREN) instruction has been decoded, the device sets the write enable latch (WEL).

The page program (PP) instruction is entered by driving Chip Select  $(\overline{S})$  Low, followed by the instruction code, three address bytes and at least one data byte on serial data input (D). If the 8 least significant address bits (A7-A0) are not all zero, all transmitted data exceeding the addressed page boundary roll over, and are programmed from the start address of the same page (the one whose 8 least significant address bits (A7-A0) are all zero). Chip Select  $(\overline{S})$  must be driven Low for the entire duration of the sequence.

The instruction sequence is shown in Figure 15.

If more than 256 bytes are sent to the device, previously latched data are discarded and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If less than 256 data bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other bytes of the same page.

For optimized timings, it is recommended to use the page program (PP) instruction to program all consecutive targeted bytes in a single sequence versus using several page program (PP) sequences with each containing only a few bytes (see *Table 18: AC characteristics (50 MHz operation)* and *Table 19: AC characteristics (75 MHz operation)*).

Chip Select  $(\overline{S})$  must be driven High after the eighth bit of the last data byte has been latched in, otherwise the page program (PP) instruction is not executed.

As soon as Chip Select  $(\overline{S})$  is driven High, the self-timed page program cycle (whose duration is  $t_{PP}$ ) is initiated. While the page program cycle is in progress, the status register may be read to check the value of the write in progress (WIP) bit. The write in progress (WIP) bit is 1 during the self-timed page program cycle, and is 0 when it is completed. At some unspecified time before the cycle is complete, the write enable latch (WEL) bit is reset.

A page program (PP) instruction applied to a page that is hardware or software protected is not executed.

Any page program (PP) instruction, while an erase, program or write cycle is in progress, is rejected without having any effects on the cycle that is in progress.

If Reset ( $\overline{\text{Reset}}$ ) is driven Low while a page program (PP) cycle is in progress, the page program cycle is interrupted and the programmed data may be corrupted (see *Table 12: Device status after a Reset Low pulse*). On  $\overline{\text{Reset}}$  going Low, the device enters the reset mode and a time of  $t_{RHSL}$  is then required before the device can be re-selected by driving Chip Select ( $\overline{\text{S}}$ ) Low. For the value of  $t_{RHSL}$  see *Table 21: Timings after a Reset Low pulse* in *Section 11: DC and AC parameters*.



Figure 15. Page program (PP) instruction sequence

- 1. Address bits A23 to A21 are don't care.
- 2.  $1 \le n \le 256$ .

#### 6.11 Write to lock register (WRLR)

The write to lock register (WRLR) instruction allows bits to be changed in the lock registers. Before it can be accepted, a write enable (WREN) instruction must previously have been executed. After the write enable (WREN) instruction has been decoded, the device sets the write enable latch (WEL).

The write to lock register (WRLR) instruction is entered by driving Chip Select  $(\overline{S})$  Low, followed by the instruction code, three address bytes (pointing to any address in the targeted sector and one data byte on serial data input (D). The instruction sequence is shown in Figure 16. Chip Select  $\overline{(S)}$  must be driven High after the eighth bit of the data byte has been latched in, otherwise the write to lock register (WRLR) instruction is not executed.

Lock register bits are volatile, and therefore do not require time to be written. When the write to lock register (WRLR) instruction has been successfully executed, the write enable latch (WEL) bit is reset after a delay time less than t<sub>SHSL</sub> minimum value.

Any write to lock register (WRLR) instruction, while an erase, program or write cycle is in progress, is rejected without having any effects on the cycle that is in progress.



Figure 16. Write to lock register (WRLR) instruction sequence

Table 10. Lock register in

| Sector      | Bit   | Value                                          |
|-------------|-------|------------------------------------------------|
|             | b7-b2 | '0'                                            |
| All sectors | b1    | Sector lock down bit value (refer to Table 9)  |
|             | b0    | Sector write lock bit value (refer to Table 9) |

## 6.12 Page erase (PE)

The page erase (PE) instruction sets to '1' (FFh) all bits inside the chosen page. Before it can be accepted, a write enable (WREN) instruction must previously have been executed. After the write enable (WREN) instruction has been decoded, the device sets the write enable latch (WEL).

The page erase (PE) instruction is entered by driving Chip Select  $(\overline{S})$  Low, followed by the instruction code, and three address bytes on serial data input (D). Any address inside the page is a valid address for the page erase (PE) instruction. Chip Select  $(\overline{S})$  must be driven Low for the entire duration of the sequence.

The instruction sequence is shown in *Figure 17*.

Chip Select  $(\overline{S})$  must be driven High after the eighth bit of the last address byte has been latched in, otherwise the page erase (PE) instruction is not executed. As soon as Chip Select  $(\overline{S})$  is driven High, the self-timed page erase cycle (whose duration is  $t_{PE}$ ) is initiated. While the page erase cycle is in progress, the status register may be read to check the value of the write in progress (WIP) bit. The write in progress (WIP) bit is 1 during the self-timed page erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is complete, the write enable latch (WEL) bit is reset.

A page erase (PE) instruction applied to a page that is hardware or software protected is not executed.

Any page erase (PE) instruction, while an erase, program or write cycle is in progress, is rejected without having any effects on the cycle that is in progress.

If Reset ( $\overline{\text{Reset}}$ ) is driven Low while a page erase (PE) cycle is in progress, the page erase cycle is interrupted and the programmed data may be corrupted (see *Table 12: Device status after a Reset Low pulse*). On  $\overline{\text{Reset}}$  going Low, the device enters the reset mode and a time of  $t_{RHSL}$  is then required before the device can be re-selected by driving Chip Select ( $\overline{S}$ ) Low. For the value of  $t_{RHSL}$  see *Table 21: Timings after a Reset Low pulse* in *Section 11: DC and AC parameters*.



Figure 17. Page erase (PE) instruction sequence

1. Address bits A23 to A21 are don't care.

## 6.13 Sector erase (SE)

The sector erase (SE) instruction sets to '1' (FFh) all bits inside the chosen sector. Before it can be accepted, a write enable (WREN) instruction must previously have been executed. After the write enable (WREN) instruction has been decoded, the device sets the write enable latch (WEL).

The sector erase (SE) instruction is entered by driving Chip Select  $(\overline{S})$  Low, followed by the instruction code, and three address bytes on serial data input (D). Any address inside the sector (see *Table 4*) is a valid address for the sector erase (SE) instruction. Chip Select  $(\overline{S})$  must be driven Low for the entire duration of the sequence.

The instruction sequence is shown in *Figure 18*.

Chip Select  $(\overline{S})$  must be driven High after the eighth bit of the last address byte has been latched in, otherwise the sector erase (SE) instruction is not executed. As soon as Chip Select  $(\overline{S})$  is driven High, the self-timed sector erase cycle (whose duration is  $t_{SE}$ ) is initiated. While the sector erase cycle is in progress, the status register may be read to check the value of the write in progress (WIP) bit. The write in progress (WIP) bit is 1 during the self-timed sector erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is complete, the write enable latch (WEL) bit is reset.

A sector erase (SE) instruction applied to a sector that contains a page that is hardware or software protected is not executed.

Any sector erase (SE) instruction, while an erase, program or write cycle is in progress, is rejected without having any effects on the cycle that is in progress.

If Reset ( $\overline{\text{Reset}}$ ) is driven Low while a sector erase (SE) cycle is in progress, the sector erase cycle is interrupted and data may not be erased (see *Table 12: Device status after a Reset Low pulse*). On  $\overline{\text{Reset}}$  going Low, the device enters the reset mode and a time of  $t_{RHSL}$  is then required before the device can be re-selected by driving Chip Select ( $\overline{\text{S}}$ ) Low. For the value of  $t_{RHSL}$  see *Table 21: Timings after a Reset Low pulse* in *Section 11: DC and AC parameters*.



Figure 18. Sector erase (SE) instruction sequence

Address bits A23 to A21 are don't care.

## 6.14 Subsector erase (SSE)

The subsector erase (SSE) instruction sets to '1' (FFh) all bits inside the chosen subsector. Before it can be accepted, a write enable (WREN) instruction must previously have been executed. After the write enable (WREN) instruction has been decoded, the device sets the write enable latch (WEL).

The subsector erase (SE) instruction is entered by driving Chip Select  $(\overline{S})$  Low, followed by the instruction code, and three address bytes on serial data input (D). Any address inside the subsector (see *Table 4*) is a valid address for the subsector erase (SE) instruction. Chip Select  $(\overline{S})$  must be driven Low for the entire duration of the sequence.

The instruction sequence is shown in Figure 18.

Chip Select  $(\overline{S})$  must be driven High after the eighth bit of the last address byte has been latched in, otherwise the subsector erase (SE) instruction is not executed. As soon as Chip Select  $(\overline{S})$  is driven High, the self-timed subsector erase cycle (whose duration is  $t_{SSE}$ ) is initiated. While the subsector erase cycle is in progress, the status register may be read to check the value of the write in progress (WIP) bit. The write in progress (WIP) bit is 1 during the self-timed subsector erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is complete, the write enable latch (WEL) bit is reset.

A subsector erase (SSE) instruction applied to a subsector that contains a page that is hardware or software protected is not executed.

Any subsector erase (SSE) instruction, while an erase, program or write cycle is in progress, is rejected without having any effects on the cycle that is in progress.

If Reset ( $\overline{\text{Reset}}$ ) is driven Low while a subsector erase (SSE) cycle is in progress, the subsector erase cycle is interrupted and data may not be erased correctly (see *Table 12: Device status after a Reset Low pulse*). On  $\overline{\text{Reset}}$  going Low, the device enters the reset mode and a time of  $t_{RHSL}$  is then required before the device can be re-selected by driving Chip Select ( $\overline{\text{S}}$ ) Low. For the value of  $t_{RHSL}$  see *Table 21: Timings after a Reset Low pulse* in *Section 11: DC and AC parameters*.



Figure 19. Subsector erase (SSE) instruction sequence

Address bits A23 to A21 are don't care.

## 6.15 Bulk erase (BE)

The bulk erase (BE) instruction sets all bits to '1' (FFh). Before it can be accepted, a write enable (WREN) instruction must previously have been executed. After the write enable (WREN) instruction has been decoded, the device sets the write enable latch (WEL).

The bulk erase (BE) instruction is entered by driving Chip Select  $(\overline{S})$  Low, followed by the instruction code on serial data input (D). Chip Select  $(\overline{S})$  must be driven Low for the entire duration of the sequence.

The instruction sequence is shown in Figure 20.

Chip Select  $(\overline{S})$  must be driven High after the eighth bit of the instruction code has been latched in, otherwise the bulk erase instruction is not executed. As soon as Chip Select  $(\overline{S})$  is driven High, the self-timed bulk erase cycle (whose duration is  $t_{BE}$ ) is initiated. While the bulk erase cycle is in progress, the status register may be read to check the value of the write in progress (WIP) bit. The write in progress (WIP) bit is 1 during the self-timed bulk erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the write enable latch (WEL) bit is reset.

Any bulk erase (BE) instruction, while an erase, program or write cycle is in progress, is rejected without having any effects on the cycle that is in progress. A bulk erase (BE) instruction is ignored if at least one sector or subsector is write-protected (hardware or software protection).

If Reset ( $\overline{\text{Reset}}$ ) is driven Low while a bulk erase (BE) cycle is in progress, the bulk erase cycle is interrupted and data may not be erased correctly (see *Table 12: Device status after a Reset Low pulse*). On  $\overline{\text{Reset}}$  going Low, the device enters the reset mode and a time of  $t_{RHSL}$  is then required before the device can be re-selected by driving Chip Select ( $\overline{\text{S}}$ ) Low. For the value of  $t_{RHSL}$  see *Table 21: Timings after a Reset Low pulse* in *Section 11: DC and AC parameters*.



Figure 20. Bulk erase (BE) instruction sequence

## 6.16 Deep power-down (DP)

Executing the deep power-down (DP) instruction is the only way to put the device in the lowest consumption mode (the deep power-down mode). It can also be used as an extra software protection mechanism, while the device is not in active use, since in this mode, the device ignores all write, program and erase instructions.

Driving Chip Select  $(\overline{S})$  High deselects the device, and puts the device in the standby mode (if there is no internal cycle currently in progress). But this mode is not the deep power-down mode. The deep power-down mode can only be entered by executing the deep power-down (DP) instruction, subsequently reducing the standby current (from  $I_{CC1}$  to  $I_{CC2}$ , as specified in *Table 17*).

Once the device has entered the deep power-down mode, all instructions are ignored except the release from deep power-down (RDP) instruction. Issuing the release from deep power-down (RDP) instruction will cause the device to exit the deep power-down mode.

The deep power-down mode automatically stops at power-down, and the device always powers-up in the standby mode.

The deep power-down (DP) instruction is entered by driving Chip Select  $(\overline{S})$  Low, followed by the instruction code on serial data input (D). Chip Select  $(\overline{S})$  must be driven Low for the entire duration of the sequence.

The instruction sequence is shown in Figure 21.

Chip Select  $(\overline{S})$  must be driven High after the eighth bit of the instruction code has been latched in, otherwise the deep power-down (DP) instruction is not executed. As soon as Chip Select  $(\overline{S})$  is driven High, it requires a delay of  $t_{DP}$  before the supply current is reduced to  $t_{CC2}$  and the deep power-down mode is entered.

Any deep power-down (DP) instruction, while an erase, program or write cycle is in progress, is rejected without having any effects on the cycle that is in progress.



Figure 21. Deep power-down (DP) instruction sequence

## 6.17 Release from deep power-down (RDP)

Once the device has entered the deep power-down mode, all instructions are ignored except the release from deep power-down (RDP) instruction. Executing this instruction takes the device out of the deep power-down mode.

The release from deep power-down (RDP) instruction is entered by driving Chip Select  $(\overline{S})$  Low, followed by the instruction code on serial data input (D). Chip Select  $(\overline{S})$  must be driven Low for the entire duration of the sequence.

The instruction sequence is shown in Figure 22.

The release from deep power-down (RDP) instruction is terminated by driving Chip Select  $(\overline{S})$  High. Sending additional clock cycles on Serial Clock (C), while Chip Select  $(\overline{S})$  is driven Low, cause the instruction to be rejected, and not executed.

After Chip Select  $(\overline{S})$  has been driven High, followed by a delay,  $t_{RDP}$  the device is put in the standby mode. Chip Select  $(\overline{S})$  must remain High at least until this period is over. The device waits to be selected, so that it can receive, decode and execute instructions.

Any release from deep power-down (RDP) instruction, while an erase, program or write cycle is in progress, is rejected without having any effects on the cycle that is in progress.



Figure 22. Release from deep power-down (RDP) instruction sequence

#### 7 Power-up and power-down

At power-up and power-down, the device must not be selected (that is Chip Select  $(\overline{S})$  must follow the voltage applied on V<sub>CC</sub>) until V<sub>CC</sub> reaches the correct value:

- $V_{CC}$ (min) at power-up, and then for a further delay of  $t_{VSL}$
- V<sub>SS</sub> at power-down

A safe configuration is provided in Section 3: SPI modes.

To avoid data corruption and inadvertent write operations during power-up, a power on reset (POR) circuit is included. The logic inside the device is held reset while V<sub>CC</sub> is less than the power on reset (POR) threshold voltage, V<sub>WI</sub> – all operations are disabled, and the device does not respond to any instruction.

Moreover, the device ignores all write enable (WREN), page write (PW), page program (PP), page erase (PE), sector erase (SE), subsector erase (SSE), bulk erase (BE), write status register (WRSR) and write to lock register (WRLR) instructions until a time delay of tpulw has elapsed after the moment that  $V_{CC}$  rises above the  $V_{WI}$  threshold. However, the correct operation of the device is not guaranteed if, by this time,  $V_{CC}$  is still below  $V_{CC}$  (min). No write, program or erase instructions should be sent until the later of:

- t<sub>PUW</sub> after V<sub>CC</sub> passed the V<sub>WI</sub> threshold
- t<sub>VSI</sub> after V<sub>CC</sub> passed the V<sub>CC</sub>(min) level

These values are specified in Table 11.

If the delay,  $t_{VSL}$ , has elapsed, after  $V_{CC}$  has risen above  $V_{CC}$ (min), the device can be selected for read instructions even if the t<sub>PUW</sub> delay is not yet fully elapsed.

As an extra protection, the Reset (Reset) signal could be driven Low for the whole duration of the power-up and power-down phases.

At power-up, the device is in the following state:

- The device is in the standby mode (not the deep power-down mode).
- The write enable latch (WEL) bit is reset.
- The write in progress (WIP) bit is reset
- The lock registers are reset (write lock bit, lock down bit) = (0, 0)

Normal precautions must be taken for supply rail decoupling, to stabilize the V<sub>CC</sub> supply. Each device in a system should have the V<sub>CC</sub> line decoupled by a suitable capacitor close to the package pins (generally, this capacitor is of the order of 100 nF).

At power-down, when  $V_{CC}$  drops from the operating voltage, to below the power on reset (POR) threshold voltage, V<sub>WI</sub>, all operations are disabled and the device does not respond to any instruction. The designer needs to be aware that if a power-down occurs while a write, program or erase cycle is in progress, some data corruption can result.

time Al04009C

VCC(max)

Program, erase and write commands are rejected by the device

Chip selection not allowed

VCC(min)

Reset state of the device

VWI

THUW

Figure 23. Power-up timing

Table 11. Power-up timing and  $V_{WI}$  threshold

| Symbol                          | Parameter                                                       | Min. | Max. | Unit |
|---------------------------------|-----------------------------------------------------------------|------|------|------|
| t <sub>VSL</sub> <sup>(1)</sup> | $V_{CC}(min)$ to $\overline{S}$ low                             | 30   |      | μs   |
| t <sub>PUW</sub> <sup>(1)</sup> | Time delay before the first write, program or erase instruction | 1    | 10   | ms   |
| V <sub>WI</sub> <sup>(1)</sup>  | Write inhibit voltage                                           | 1.5  | 2.5  | V    |

<sup>1.</sup> These parameters are characterized only, over the temperature range –40 °C to +85 °C.

#### 8 Reset

Driving Reset (Reset) Low while an internal operation is in progress will affect this operation (write, program or erase cycle) and data may be lost.

All the lock bits are reset to 0 after a Reset Low pulse.

Table 12 shows the status of the device after a Reset Low pulse.

Table 12. Device status after a Reset Low pulse

| Conditions: reset pulse occurred                                                                                                     | Lock bits status | Internal logic status                     | Addressed data                   |
|--------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------|----------------------------------|
| While decoding an instruction <sup>(1)</sup> : WREN, WRDI, RDID, RDSR, READ, RDLR, Fast_Read, WRLR, PW, PP, PE, SE, BE, SSE, DP, RDP | Reset to 0       | Same as POR                               | Not significant                  |
| Under completion of an Erase or Program cycle of a PW, PP, PE, SSE, SE, BE operation                                                 | Reset to 0       | Equivalent to POR                         | Addressed data could be modified |
| Under completion of a WRSR operation                                                                                                 | Reset to 0       | Equivalent to POR (after t <sub>W</sub> ) | Write is correctly completed     |
| Device deselected (\$\overline{S}\$ High) and in standby mode                                                                        | Reset to 0       | Same as POR                               | Not significant                  |

<sup>1.</sup>  $\overline{S}$  remains Low while  $\overline{Reset}$  is Low.

## 9 Initial delivery state

The device is delivered with the memory array erased: all bits are set to '1' (each byte contains FFh). All usable status register bits are 0.

## 10 Maximum ratings

Stressing the device above the rating listed in the *Table 13: Absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 13. Absolute maximum ratings

| Symbol            | Parameter                                              | Min.  | Max.                  | Unit |
|-------------------|--------------------------------------------------------|-------|-----------------------|------|
| T <sub>STG</sub>  | Storage temperature                                    | -65   | 150                   | °C   |
| T <sub>LEAD</sub> | Lead temperature during soldering                      |       | See <sup>(1)</sup>    |      |
| V <sub>IO</sub>   | Input and output voltage (with respect to ground)      | -0.6  | V <sub>CC</sub> + 0.6 | V    |
| V <sub>CC</sub>   | Supply voltage                                         | -0.6  | 4.0                   | V    |
| V <sub>ESD</sub>  | Electrostatic discharge voltage (human body model) (2) | -2000 | 2000                  | V    |

Compliant with JEDEC Std J-STD-020C (for small body, Sn-Pb or Pb assembly), the Numonyx ECOPACK® 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU.

<sup>2.</sup> JEDEC Std JESD22-A114A (C1=100 pF, R1=1500  $\Omega$ , R2=500  $\Omega$ ).

## 11 DC and AC parameters

This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristic tables that follow are derived from tests performed under the measurement conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters.

Table 14. Operating conditions

| Symbol         | Parameter                       | Min. | Max. | Unit |
|----------------|---------------------------------|------|------|------|
| $V_{CC}$       | Supply voltage                  |      | 3.6  | V    |
| T <sub>A</sub> | T Ambient operating temperature |      | 85   | °C   |

Table 15. AC measurement conditions

| Symbol         | Parameter                                  | Min. Max.            |                      | Unit |
|----------------|--------------------------------------------|----------------------|----------------------|------|
| C <sub>L</sub> | C <sub>L</sub> Load capacitance            |                      | 0                    | pF   |
|                | Input rise and fall times                  | 5                    |                      | ns   |
|                | Input pulse voltages                       |                      | o 0.8V <sub>CC</sub> | V    |
|                | Input and output timing reference voltages | 0.3V <sub>CC</sub> t | o 0.7V <sub>CC</sub> | V    |

<sup>1.</sup> Output Hi-Z is defined as the point where data out is no longer driven.

Figure 24. AC measurement I/O waveform



Table 16. Capacitance<sup>(1)</sup>

| Symbol           | Parameter                      | Test condition         | Min. | Max. | Unit |
|------------------|--------------------------------|------------------------|------|------|------|
| C <sub>OUT</sub> | Output capacitance (Q)         | V <sub>OUT</sub> = 0 V |      | 8    | pF   |
| C <sub>IN</sub>  | Input capacitance (other pins) | V <sub>IN</sub> = 0 V  |      | 6    | pF   |

<sup>1.</sup> Sampled only, not 100% tested, at  $T_A$ =25 °C and a frequency of 33 MHz.

Table 17. DC characteristics

| Symbol           | Parameter                                 | Test condition (in addition to those in <i>Table 14</i> )   |                      | Max.                 | Unit |
|------------------|-------------------------------------------|-------------------------------------------------------------|----------------------|----------------------|------|
| I <sub>LI</sub>  | Input leakage current                     |                                                             |                      | ± 2                  | μA   |
| I <sub>LO</sub>  | Output leakage current                    |                                                             |                      | ± 2                  | μA   |
| I <sub>CC1</sub> | Standby current (standby and reset modes) | $\overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$ |                      | 50                   | μA   |
| I <sub>CC2</sub> | Deep power-down current                   | $\overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}$ |                      | 10                   | μA   |
|                  | Operating current<br>(FAST_READ)          | $C = 0.1V_{CC} / 0.9.V_{CC}$ at 75 MHz,<br>Q = open         |                      | 12                   | mA   |
| I <sub>CC3</sub> |                                           | $C = 0.1V_{CC} / 0.9.V_{CC}$ at 33 MHz,<br>Q = open         |                      | 4                    | IIIA |
| I <sub>CC4</sub> | Operating current (PW)                    | S = V <sub>CC</sub>                                         |                      | 15                   | mA   |
| I <sub>CC5</sub> | Operating current (SE)                    | S = V <sub>CC</sub>                                         |                      | 15                   | mA   |
| I <sub>CC6</sub> | Operating current (WRSR)                  | S = V <sub>CC</sub>                                         |                      | 15                   | mA   |
| V <sub>IL</sub>  | Input low voltage                         |                                                             | - 0.5                | 0.3V <sub>CC</sub>   | V    |
| V <sub>IH</sub>  | Input high voltage                        |                                                             | 0.7V <sub>CC</sub>   | V <sub>CC</sub> +0.4 | V    |
| V <sub>OL</sub>  | Output low voltage                        | I <sub>OL</sub> = 1.6 mA                                    |                      | 0.4                  | V    |
| V <sub>OH</sub>  | Output high voltage                       | I <sub>OH</sub> = -100 μA                                   | V <sub>CC</sub> -0.2 |                      | V    |

Table 18. AC characteristics (50 MHz operation)

|                                | Test conditions specified in Table 14 and Table 15 |                                                                                                                                   |      |                                 |      |      |  |  |  |  |  |
|--------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------|------|------|--|--|--|--|--|
| Symbol                         | Alt.                                               | Parameter                                                                                                                         | Min. | Тур.                            | Max. | Unit |  |  |  |  |  |
| f <sub>C</sub>                 | f <sub>C</sub>                                     | Clock frequency for the following instructions:<br>FAST_READ, RDLR, PW, PP, WRLR, PE, SE,<br>SSE, DP, RDP, WREN, WRDI, RDSR, WRSR | D.C. | D.C.                            |      | MHz  |  |  |  |  |  |
| f <sub>R</sub>                 |                                                    | Clock frequency for read instructions                                                                                             | D.C. |                                 | 33   | MHz  |  |  |  |  |  |
| t <sub>CH</sub> <sup>(1)</sup> | t <sub>CLH</sub>                                   | Clock high time                                                                                                                   | 9    |                                 |      | ns   |  |  |  |  |  |
| t <sub>CL</sub> <sup>(1)</sup> | t <sub>CLL</sub>                                   | Clock low time                                                                                                                    | 9    |                                 |      | ns   |  |  |  |  |  |
|                                |                                                    | Clock slew rate <sup>(2)</sup> (peak to peak)                                                                                     | 0.1  |                                 |      | V/ns |  |  |  |  |  |
| t <sub>SLCH</sub>              | t <sub>CSS</sub>                                   | S active setup time (relative to C)                                                                                               | 5    |                                 |      | ns   |  |  |  |  |  |
| t <sub>CHSL</sub>              |                                                    | S not active hold time (relative to C)                                                                                            | 5    |                                 |      | ns   |  |  |  |  |  |
| t <sub>DVCH</sub>              | t <sub>DSU</sub>                                   | Data in setup time                                                                                                                | 2    |                                 |      | ns   |  |  |  |  |  |
| t <sub>CHDX</sub>              | t <sub>DH</sub>                                    | Data in hold time                                                                                                                 | 5    |                                 |      | ns   |  |  |  |  |  |
| t <sub>CHSH</sub>              |                                                    | S active hold time (relative to C)                                                                                                | 5    |                                 |      | ns   |  |  |  |  |  |
| t <sub>SHCH</sub>              |                                                    | S not active setup time (relative to C)                                                                                           | 5    |                                 |      | ns   |  |  |  |  |  |
| t <sub>SHSL</sub>              | t <sub>CSH</sub>                                   | S deselect time                                                                                                                   | 100  |                                 |      | ns   |  |  |  |  |  |
| t <sub>SHQZ</sub> (2)          | t <sub>DIS</sub>                                   | Output disable time                                                                                                               |      |                                 | 8    | ns   |  |  |  |  |  |
| t <sub>CLQV</sub>              | t <sub>V</sub>                                     | Clock low to output valid                                                                                                         |      |                                 | 8    | ns   |  |  |  |  |  |
| t <sub>CLQX</sub>              | t <sub>HO</sub>                                    | Output hold time                                                                                                                  | 0    |                                 |      | ns   |  |  |  |  |  |
| t <sub>WHSL</sub> (3)          |                                                    | Write protect setup time                                                                                                          | 50   |                                 |      | ns   |  |  |  |  |  |
| t <sub>SHWL</sub> (3)          |                                                    | Write protect hold time                                                                                                           | 100  |                                 |      | ns   |  |  |  |  |  |
| t <sub>DP</sub> <sup>(2)</sup> |                                                    | S to deep power-down                                                                                                              |      |                                 | 3    | μs   |  |  |  |  |  |
| t <sub>RDP</sub> (2)           |                                                    | S High to standby mode                                                                                                            |      |                                 | 30   | μs   |  |  |  |  |  |
| t <sub>W</sub>                 |                                                    | Write status register cycle time                                                                                                  |      | 3                               | 15   | ms   |  |  |  |  |  |
| t <sub>PW</sub> <sup>(4)</sup> |                                                    | Page write cycle time (256 bytes)                                                                                                 |      | 11                              | 23   | ms   |  |  |  |  |  |
| t <sub>PP</sub> <sup>(4)</sup> |                                                    | Page program cycle time (256 bytes)                                                                                               |      | 0.8                             | 2    | mo   |  |  |  |  |  |
| lPP' /                         |                                                    | Page program cycle time (n bytes)                                                                                                 |      | int(n/8) × 0.025 <sup>(5)</sup> | 3 ms |      |  |  |  |  |  |
| t <sub>PE</sub>                |                                                    | Page erase cycle time                                                                                                             |      | 10                              | 20   | ms   |  |  |  |  |  |
| t <sub>SE</sub>                |                                                    | Sector erase cycle time                                                                                                           |      | 1                               | 5    | s    |  |  |  |  |  |
| t <sub>SSE</sub>               |                                                    | Subsector erase cycle time                                                                                                        |      | 50                              | 150  | ms   |  |  |  |  |  |
| t <sub>BE</sub>                |                                                    | Bulk erase cycle time                                                                                                             |      | 25                              | 60   | s    |  |  |  |  |  |

<sup>1.</sup>  $t_{CH} + t_{CL}$  must be greater than or equal to 1/  $f_{C}$ .

<sup>2.</sup> Value guaranteed by characterization, not 100% tested in production.

<sup>3.</sup> Only applicable as a constraint for a WRSR instruction when SRWD is set to '1'.

<sup>4.</sup> When using PP and PW instructions to update consecutive bytes, optimized timings are obtained with one sequence including all the bytes versus several sequences of only a few bytes ( $1 \le n \le 256$ ).

<sup>5.</sup> int(A) corresponds to the upper integer part of A. For instance, int(12/8) = 2, int(32/8) = 4 int(15.3) = 16.

Table 19. AC characteristics (75 MHz operation)<sup>(1)</sup>

| Test conditions specified in Table 14 and Table 15 |                  |                                                                                                                                      |      |                               |      |      |  |  |  |  |
|----------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------|------|------|--|--|--|--|
| Symbol                                             | Alt.             | Parameter                                                                                                                            | Min. | Тур.                          | Max. | Unit |  |  |  |  |
| f <sub>C</sub>                                     | f <sub>C</sub>   | Clock frequency for the following instructions:<br>FAST_READ, RDLR, PW, PP, WRLR, PE,<br>SE, SSE, DP, RDP, WREN, WRDI, RDSR,<br>WRSR | D.C. |                               | 75   | MHz  |  |  |  |  |
| f <sub>R</sub>                                     |                  | Clock frequency for read instructions                                                                                                | D.C. |                               | 33   | MHz  |  |  |  |  |
| t <sub>CH</sub> <sup>(2)</sup>                     | $t_{CLH}$        | Clock high time                                                                                                                      | 6    |                               |      | ns   |  |  |  |  |
| t <sub>CL</sub> <sup>(2)</sup>                     | t <sub>CLL</sub> | Clock low time                                                                                                                       | 6    |                               |      | ns   |  |  |  |  |
|                                                    |                  | Clock slew rate <sup>(2)</sup> (peak to peak)                                                                                        | 0.1  |                               |      | V/ns |  |  |  |  |
| t <sub>SLCH</sub>                                  | t <sub>CSS</sub> | S active setup time (relative to C)                                                                                                  | 5    |                               |      | ns   |  |  |  |  |
| t <sub>CHSL</sub>                                  |                  | S not active hold time (relative to C)                                                                                               | 5    |                               |      | ns   |  |  |  |  |
| t <sub>DVCH</sub>                                  | t <sub>DSU</sub> | Data in setup time                                                                                                                   | 2    |                               |      | ns   |  |  |  |  |
| t <sub>CHDX</sub>                                  | t <sub>DH</sub>  | Data in hold time                                                                                                                    | 5    |                               |      | ns   |  |  |  |  |
| t <sub>CHSH</sub>                                  |                  | S active hold time (relative to C)                                                                                                   | 5    |                               |      | ns   |  |  |  |  |
| t <sub>SHCH</sub>                                  |                  | S not active setup time (relative to C)                                                                                              | 5    |                               |      | ns   |  |  |  |  |
| t <sub>SHSL</sub>                                  | t <sub>CSH</sub> | S deselect time                                                                                                                      | 100  |                               |      | ns   |  |  |  |  |
| t <sub>SHQZ</sub> (3)                              | t <sub>DIS</sub> | Output disable time                                                                                                                  |      |                               | 8    | ns   |  |  |  |  |
| t <sub>CLQV</sub>                                  | t <sub>V</sub>   | Clock low to output valid under 30 pF/10 pF                                                                                          |      |                               | 8/6  | ns   |  |  |  |  |
| t <sub>CLQX</sub>                                  | t <sub>HO</sub>  | Output hold time                                                                                                                     | 0    |                               |      | ns   |  |  |  |  |
| t <sub>WHSL</sub> <sup>(4)</sup>                   |                  | Write protect setup time                                                                                                             | 20   |                               |      | ns   |  |  |  |  |
| t <sub>SHWL</sub> <sup>(4)</sup>                   |                  | Write protect hold time                                                                                                              | 100  |                               |      | ns   |  |  |  |  |
| t <sub>DP</sub> <sup>(3)</sup>                     |                  | S to deep power-down                                                                                                                 |      |                               | 3    | μs   |  |  |  |  |
| t <sub>RDP</sub> (3)                               |                  | S High to standby mode                                                                                                               |      |                               | 30   | μs   |  |  |  |  |
| t <sub>W</sub>                                     |                  | Write status register cycle time                                                                                                     |      | 3                             | 15   | ms   |  |  |  |  |
| t <sub>PW</sub> <sup>(5)</sup>                     |                  | Page write cycle time (256 bytes)                                                                                                    |      | 11                            | 23   | ms   |  |  |  |  |
| . (5)                                              |                  | Page program cycle time (256 bytes)                                                                                                  |      | 0.8                           | 0    |      |  |  |  |  |
| t <sub>PP</sub> <sup>(5)</sup>                     |                  | Page program cycle time (n bytes)                                                                                                    |      | $int(n/8) \times 0.025^{(6)}$ | 3    | ms   |  |  |  |  |
| t <sub>PE</sub>                                    |                  | Page erase cycle time                                                                                                                |      | 10                            | 20   | ms   |  |  |  |  |
| t <sub>SE</sub>                                    |                  | Sector erase cycle time                                                                                                              |      | 1                             | 5    | S    |  |  |  |  |
| t <sub>SSE</sub>                                   |                  | Subsector erase cycle time                                                                                                           |      | 50                            | 150  | ms   |  |  |  |  |
| t <sub>BE</sub>                                    |                  | Bulk erase cycle time                                                                                                                |      | 25                            | 60   | S    |  |  |  |  |

- 1. Delivery of parts operating with a maximum clock rate of 75 MHz starts from week 8 of 2008.
- 2.  $t_{CH}$  +  $t_{CL}$  must be greater than or equal to 1/  $f_{C}$ .
- 3. Value guaranteed by characterization, not 100% tested in production.
- 4. Only applicable as a constraint for a WRSR instruction when SRWD is set to '1'.
- When using PP and PW instructions to update consecutive bytes, optimized timings are obtained with one sequence
  including all the bytes versus several sequences of only a few bytes (1 ≤ n ≤ 256).
- 6. int(A) corresponds to the upper integer part of A. For instance, int(12/8) = 2, int(32/8) = 4 int(15.3) = 16.

Numonyx

Figure 25. Serial input timing



Figure 26. Write protect setup and hold timing



Figure 27. Output timing



Table 20. Reset conditions

|                                  | Test conditions specified in Table 14 and Table 15 |                                                                                              |      |      |      |      |    |  |  |  |  |
|----------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------|----|--|--|--|--|
| Symbol                           | Alt.                                               | Parameter                                                                                    | Min. | Тур. | Max. | Unit |    |  |  |  |  |
| t <sub>RLRH</sub> <sup>(1)</sup> | t <sub>RST</sub>                                   | Reset pulse width                                                                            |      | 10   |      |      | μs |  |  |  |  |
| t <sub>SHRH</sub>                |                                                    | Chip Select High to Reset High  Chip should have been deselected before reset is de-asserted |      | 10   |      |      | ns |  |  |  |  |

<sup>1.</sup> Value guaranteed by characterization, not 100% tested in production.

Table 21. Timings after a  $\overline{\text{Reset}}$  Low pulse<sup>(1)(2)</sup>

|                   | Test conditions specified in <i>Table 14</i> and <i>Table 15</i> |                |                                                                                                                                                  |      |      |                                                 |      |  |  |  |  |  |
|-------------------|------------------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------------------------------------------------|------|--|--|--|--|--|
| Symbol            | Alt.                                                             | Parameter      | Conditions: reset pulse occurred                                                                                                                 | Min. | Тур. | Max.                                            | Unit |  |  |  |  |  |
|                   |                                                                  |                | While decoding an instruction <sup>(3)</sup> :<br>WREN, WRDI, RDID, RDSR,<br>READ, RDLR, Fast_Read,<br>WRLR, PW, PP, PE, SE, BE,<br>SSE, DP, RDP |      |      | 30                                              | μs   |  |  |  |  |  |
| t <sub>RHSL</sub> | t <sub>REC</sub>                                                 | Reset recovery | Under completion of an erase or program cycle of a PW, PP, PE, SE, BE operation                                                                  |      |      | 300                                             | μs   |  |  |  |  |  |
| KHOL              | REC                                                              | time           | Under completion of an erase cycle of an SSE operation                                                                                           |      |      | 3                                               | ms   |  |  |  |  |  |
|                   |                                                                  |                | Under completion of a WRSR operation                                                                                                             |      |      | t <sub>W</sub> (see<br>Table 18 or<br>Table 19) | ms   |  |  |  |  |  |
|                   |                                                                  |                | Device deselected (\$\overline{S}\$ High) and in standby mode                                                                                    |      |      | 0                                               | μs   |  |  |  |  |  |

- 1. All the values are guaranteed by characterization, and not 100% tested in production.
- 2. See *Table 12* for a description of the device status after a Reset Low pulse.
- 3.  $\overline{S}$  remains Low while  $\overline{Reset}$  is Low.

Figure 28. Reset AC waveforms while a program or erase cycle is in progress



## 12 Package mechanical

In order to meet environmental requirements, Numonyx offers these devices in ECOPACK® packages. ECOPACK® packages are lead-free. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label.

Figure 29. VFQFPN8 (MLP8) 8-lead very thin dual flat package no lead, 6 × 5 mm, package outline



- 1. Drawing is not to scale.
- 2. The circle in the top view of the package indicates the position of pin 1.

Table 22. VFQFPN8 (MLP8) 8-lead very thin fine pitch quad flat package no lead, 6 × 5 mm, package mechanical data

| Sumbal |      | millimeters |      |       | inches |       |
|--------|------|-------------|------|-------|--------|-------|
| Symbol | Тур  | Min         | Max  | Тур   | Min    | Max   |
| А      | 0.85 | 0.80        | 1.00 | 0.033 | 0.031  | 0.039 |
| A1     |      | 0.00        | 0.05 |       | 0.000  | 0.002 |
| A2     | 0.65 |             |      | 0.026 |        |       |
| A3     | 0.20 |             |      | 0.008 |        |       |
| b      | 0.40 | 0.35        | 0.48 | 0.016 | 0.014  | 0.019 |
| D      | 6.00 |             |      | 0.236 |        |       |
| D1     | 5.75 |             |      | 0.226 |        |       |
| D2     | 3.40 | 3.20        | 3.60 | 0.134 | 0.126  | 0.142 |
| Е      | 5.00 |             |      | 0.197 |        |       |
| E1     | 4.75 |             |      | 0.187 |        |       |
| E2     | 4.00 | 3.80        | 4.30 | 0.157 | 0.150  | 0.169 |
| е      | 1.27 | _           | _    | 0.050 | _      | _     |
| R1     | 0.10 | 0.00        |      | 0.004 | 0.000  |       |
| L      | 0.60 | 0.50        | 0.75 | 0.024 | 0.020  | 0.029 |
| Θ      |      |             | 12°  |       |        | 12°   |
| aaa    |      |             | 0.15 |       |        | 0.006 |
| bbb    |      |             | 0.10 |       |        | 0.004 |
| ddd    |      |             | 0.05 |       |        | 0.002 |

Figure 30. SO8 wide – 8 lead plastic small outline, 208 mils body width, package outline



- 1. Drawing is not to scale.
- 2. The circle in the top view of the package indicates the position of pin 1.

Table 23. SO8 wide – 8 lead plastic small outline, 208 mils body width, mechanical data

| Complete | millimeters |      |      | inches |       |       |  |
|----------|-------------|------|------|--------|-------|-------|--|
| Symbol   | Тур         | Min  | Max  | Тур    | Min   | Max   |  |
| Α        |             |      | 2.50 |        |       | 0.098 |  |
| A1       |             | 0.00 | 0.25 |        | 0.000 | 0.010 |  |
| A2       |             | 1.51 | 2.00 |        | 0.059 | 0.079 |  |
| b        | 0.40        | 0.35 | 0.51 | 0.016  | 0.014 | 0.020 |  |
| С        | 0.20        | 0.10 | 0.35 | 0.008  | 0.004 | 0.014 |  |
| СР       |             |      | 0.10 |        |       | 0.004 |  |
| D        |             |      | 6.05 |        |       | 0.238 |  |
| E        |             | 5.02 | 6.22 |        | 0.198 | 0.245 |  |
| E1       |             | 7.62 | 8.89 |        | 0.300 | 0.350 |  |
| е        | 1.27        | -    | -    | 0.050  | -     | -     |  |
| k        |             | 0°   | 10°  |        | 0°    | 10°   |  |
| L        |             | 0.50 | 0.80 |        | 0.020 | 0.031 |  |
| N        |             | 8    |      |        | 8     |       |  |

## 13 Ordering information

Table 24. Ordering information scheme



For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest Numonyx Sales Office.

# 14 Revision history

Table 25. Document revision history

| 16-Feb-2006  0.1 Initial release.  Figure 3: Bus master and memory devices on the SPI bus updated and Note 2 added.  Section 4.8.1: Protocol-related protections clarified.  Address range for subsector 15 of sector 0 modified in Table 4:  Memory organization.  RESET signal behavior clarified in Section 6.5: Write status registe (WRSR), Section 6.9: Page write (PW), Section 6.10: Page prograi (PP), Section 6.12: Page erase (PE), Section 6.14: Subsector eras (SSE), Section 8: Reset added to describe the device status after a RESE Low pulse. Table Reset while a Read, Program or Erase cycle is in progres replaced by Table 21: Timings after a Reset Low pulse  Table 19 split into two tables (see also Table 20). t <sub>BE</sub> typical value updated. Small text changes.  HPM2 specified in HPM1 and HPM2 paragraph. Small text change Table 12: Device status after a Reset Low pulse modified.  V <sub>IO</sub> max. modified in Table 13: Absolute maximum ratings. f <sub>R</sub> , t <sub>W</sub> , t <sub>PW</sub> , t <sub>PP</sub> and t <sub>SSE</sub> modified in Table 18: AC characteristics (50 MHz operation).  TSLW signal renamed as W, Top Sector Lock functionality removed HPM2 removed.  Paragraph added in Section 3: SPI modes. T <sub>LEAD</sub> added to Table 1: Absolute maximum ratings. t <sub>THSL</sub> and t <sub>SHTL</sub> timings removed from Table 18: AC characteristics (50 MHz operation) and Figure 26: Write protect setup and hold timing. SO8W package specifications |             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| and Note 2 added.  Section 4.8.1: Protocol-related protections clarified.  Address range for subsector 15 of sector 0 modified in Table 4:  Memory organization.  RESET signal behavior clarified in Section 6.5: Write status registe (WRSR), Section 6.9: Page write (PW), Section 6.10: Page progral (PP), Section 6.12: Page erase (PE), Section 6.14: Subsector eras (SSE), Section 6.15: Bulk erase (BE).  Section 8: Reset added to describe the device status after a RESE Low pulse. Table Reset while a Read, Program or Erase cycle is in progres replaced by Table 21: Timings after a Reset Low pulse  Table 19 split into two tables (see also Table 20). t <sub>BE</sub> typical value updated. Small text changes.  HPM2 specified in HPM1 and HPM2 paragraph. Small text change Table 12: Device status after a Reset Low pulse modified.  V <sub>IO</sub> max. modified in Table 13: Absolute maximum ratings. f <sub>R</sub> , t <sub>W</sub> , t <sub>PW</sub> , t <sub>PP</sub> and t <sub>SSE</sub> modified in Table 18: AC characteristics (50 MHz operation).  TSLW signal renamed as W, Top Sector Lock functionality removed HPM2 removed.  Paragraph added in Section 3: SPI modes. T <sub>LEAD</sub> added to Table 1: Absolute maximum ratings. t <sub>THSL</sub> and t <sub>SHTL</sub> timings removed from Table 18: AC characteristics (50 MHz operation) and Figure 26: Write protect setup and hold timing. SO8W package specifications                                                                   | 16-Feb-2006 |
| HPM2 specified in <i>HPM1</i> and <i>HPM2</i> paragraph. Small text change  Table 12: Device status after a Reset Low pulse modified.  V <sub>IO</sub> max. modified in Table 13: Absolute maximum ratings.  f <sub>R</sub> , t <sub>W</sub> , t <sub>PW</sub> , t <sub>PP</sub> and t <sub>SSE</sub> modified in Table 18: AC characteristics  (50 MHz operation).  TSL/W signal renamed as W, Top Sector Lock functionality removed.  Paragraph added in Section 3: SPI modes. T <sub>LEAD</sub> added to Table 1.  Absolute maximum ratings. t <sub>THSL</sub> and t <sub>SHTL</sub> timings removed from Table 18: AC characteristics (50 MHz operation) and Figure 26:  Write protect setup and hold timing. SO8W package specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 07-Aug-2006 |
| HPM2 removed.  Paragraph added in Section 3: SPI modes. T <sub>LEAD</sub> added to Table 1:  20-Nov-2006  3 Absolute maximum ratings. t <sub>THSL</sub> and t <sub>SHTL</sub> timings removed from Table 18: AC characteristics (50 MHz operation) and Figure 26:  Write protect setup and hold timing. SO8W package specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 13-Oct-2006 |
| updated (see <i>Table 23</i> and <i>Figure 30</i> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 20-Nov-2006 |
| Document status promoted from preliminary data to datasheet. VC supply voltage and VSS ground added. Figure 3: Bus master and memory devices on the SPI bus updated, Note 2 removed and replaced by an explanatory paragraph.  Behavior of WIP bit and lock registers specified at power-up in Section 7: Power-up and power-down.  VFQFPN8 package specifications updated (see Figure 29 and Table 22).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 12-Apr-2007 |
| Removed 'low voltage' from the title.  Updated the value for the maximum clock frequency (from 50 to 75 MHz) through the document.  Added: Table 19: AC characteristics (75 MHz operation) and ECOPACK® text in Section 12: Package mechanical.  Modified: Section 3: SPI modes and Table 17: DC characteristics.  Minor text changes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 25-Mar-2008 |
| 01-Apr-2008 6 Applied Numonyx branding.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 01-Apr-2008 |

#### Please Read Carefully:

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH NUMONYX™ PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN NUMONYX'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NUMONYX ASSUMES NO LIABILITY WHATSOEVER, AND NUMONYX DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF NUMONYX PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

Numonyx products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility applications.

Numonyx may make changes to specifications and product descriptions at any time, without notice.

Numonyx, B.V. may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied, by estoppel or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Numonyx reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

Contact your local Numonyx sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Numonyx literature may be obtained by visiting Numonyx's website at http://www.numonyx.com.

Numonyx StrataFlash is a trademark or registered trademark of Numonyx or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 11/5/7, Numonyx, B.V., All Rights Reserved.