

www.ti.com SCAS897 – JULY 2010

# 1:4 Low Additive Jitter LVDS Buffer With Divider

Check for Samples: CDCLVD1213

#### **FEATURES**

- 1:4 Differential Buffer
- Low Additive Jitter: <300 fs RMS in 10-kHz to 20-MHz
- Low Output Skew of 20 ps (Max)
- Selectable Divider Ratio 1, /2, /4
- Universal Input Accepts LVDS, LVPECL, and CML
- 4 LVDS Outputs, ANSI EAI/TIA-644A Standard Compatible
- Clock Frequency up to 800 MHz
- 2.375 V-2.625 V Device Power Supply
- Industrial Temperature Range: -40°C to 85°C
- Packaged in 3 mm × 3 mm 16-Pin QFN (RGT)
- ESD Protection Exceeds 3 kV HBM, 1 kV CDM

### **APPLICATIONS**

- Telecommunications/Networking
- Medical Imaging
- Test and Measurement Equipment
- Wireless Communications
- General Purpose Clocking

#### DESCRIPTION

The CDCLVD1213 clock buffer distributes an input clock to 4 pairs of differential LVDS clock outputs with low additive jitter for clock distribution. The input can either be LVDS, LVPECL, or CML.

The CDCLVD1213 contains a high performance divider for one output (QD) which can divide the input clock signal by a factor of 1, 2, or 4.

The CDCLVD1213 is specifically designed for driving 50  $\Omega$  transmission lines. The part supports a fail safe function. The device incorporates an input hysteresis which prevents random oscillation of the outputs in the absence of an input signal.

The device operates in 2.5 V supply environment and is characterized from -40°C to 85°C (ambient temperature). The CDCLVD1213 is packaged in small 16-pin, 3-mm × 3-mm QFN package.



Figure 1. Application Example

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

df.dzsc.com





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



Figure 2. CDCLVD1213 Block Diagram



### **PIN DESCRIPTIONS**

#### **CDCLVD1213 Pin Descriptions**

| PIN                         |       |                                                          |                                                                        |  |  |  |  |
|-----------------------------|-------|----------------------------------------------------------|------------------------------------------------------------------------|--|--|--|--|
| NAME                        | NO.   | TYPE                                                     | DESCRIPTION                                                            |  |  |  |  |
| V <sub>CC</sub> 5, 10 Power |       | Power                                                    | 2.5 V supply for the device                                            |  |  |  |  |
| GND 1, 9 Ground             |       |                                                          | Device ground                                                          |  |  |  |  |
| INP, INN 7, 6 Input         |       | Input                                                    | Differential input pair                                                |  |  |  |  |
| V <sub>T</sub> 8 Input      |       | Input                                                    | input for threshold voltage                                            |  |  |  |  |
| QDP, QDN                    | 2,3   | Output                                                   | Differential divided LVDS output pair                                  |  |  |  |  |
| QP0, QN0                    | 11,12 | Output                                                   | Differential LVDS output pair no. 0                                    |  |  |  |  |
| QP1, QN1                    | 13,14 | Output                                                   | Differential LVDS output pair no. 1                                    |  |  |  |  |
| QP2, QN2                    | 15,16 | Output                                                   | Differential LVDS output pair no. 2                                    |  |  |  |  |
| DIV                         | 4     | Input with an internal<br>200kΩ pull-up and<br>pull-down | Divider selection – selects divider ratio for QD output; (See Table 1) |  |  |  |  |
| Thermal Pad                 |       |                                                          | See thermal management recommendations                                 |  |  |  |  |

#### **Table 1. Divider Selection Table**

| DIV  | DIVIDER RATIO |
|------|---------------|
| 0    | /1            |
| open | /2            |
| 1    | /4            |

### **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted). (1)

|                                                           | VALUE                        | UNIT |
|-----------------------------------------------------------|------------------------------|------|
| Supply voltage range, V <sub>CC</sub>                     | -0.3 to 2.8                  | V    |
| Input voltage range, V <sub>I</sub>                       | -0.2 to V <sub>CC</sub> +0.2 | V    |
| Output voltage range, V <sub>O</sub>                      | -0.2 to V <sub>CC</sub> +0.2 | V    |
| Driver short circuit current , I <sub>OSD</sub>           | See Note <sup>(2)</sup>      |      |
| Electrostatic discharge (Human Body Model 1.5 kΩ, 100 pF) | >3000                        | V    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **RECOMMENDED OPERATING CONDITIONS**

Over operating free-air temperature range (unless otherwise noted).

|                                        | MIN   | TYP | MAX   | UNIT |
|----------------------------------------|-------|-----|-------|------|
| Device supply voltage, V <sub>CC</sub> | 2.375 | 2.5 | 2.625 | V    |
| Ambient temperature, T <sub>A</sub>    | -40   |     | 85    | °C   |

Copyright © 2010, Texas Instruments Incorporated

<sup>(2)</sup> The output can handle the permanent short.



# SC全衛"でもど2010 D1213"供应商 THERMAL INFORMATION

|                           | THERMAL METRIC <sup>(1)</sup>                |              | LIMITO |
|---------------------------|----------------------------------------------|--------------|--------|
|                           | THERMAL METRIC                               | RGT(16 PINS) | UNITS  |
| $\theta_{JA}$             | Junction-to-ambient thermal resistance       | 51.3         |        |
| $\theta_{\text{JC(top)}}$ | Junction-to-case(top) thermal resistance     | 85.4         |        |
| $\theta_{JB}$             | Junction-to-board thermal resistance         | 20.1         | 9004   |
| ΨЈТ                       | Junction-to-top characterization parameter   | 1.3          | °C/W   |
| ΨЈВ                       | Junction-to-board characterization parameter | 19.4         |        |
| θ <sub>JC(bottom)</sub>   | Junction-to-case(bottom) thermal resistance  | 6            |        |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### **ELECTRICAL CHARACTERISTICS**

At  $V_{CC}$  = 2.375 V to 2.625 V and  $T_A$  = -40°C to 85°C (unless otherwise noted).

|                        | PARAMETER                               | TEST CONDITIONS                                      | MIN                 | TYP                 | MAX                 | UNIT            |
|------------------------|-----------------------------------------|------------------------------------------------------|---------------------|---------------------|---------------------|-----------------|
| DIVIDER C              | ONTROL INPUT (DIV) CHARACTERIST         | ics                                                  | •                   |                     | *                   |                 |
| Vd <sub>I3</sub>       | 3-State                                 | Open                                                 |                     | 0.5×V <sub>CC</sub> |                     | V               |
| Vd <sub>IH</sub>       | Input high voltage                      |                                                      | 0.7×V <sub>CC</sub> |                     |                     | V               |
| Vd <sub>IL</sub>       | Input low voltage                       |                                                      |                     |                     | 0.2×V <sub>CC</sub> | V               |
| Id <sub>IH</sub>       | Input high current                      | V <sub>CC</sub> = 2.625 V, V <sub>IH</sub> = 2.625 V |                     |                     | 30                  | μА              |
| ld <sub>IL</sub>       | Input low current                       | $V_{CC} = 2.625 \text{ V}, V_{IL} = 0 \text{ V}$     |                     |                     | -30                 | μΑ              |
| R <sub>pull(DIV)</sub> | Input pull-up/ pull-down resistor       |                                                      |                     | 200                 |                     | kΩ              |
|                        | TIAL INPUTS (INP, INN) CHARACTERIS      | STICS                                                |                     |                     |                     |                 |
| f <sub>IN</sub>        | Input frequency                         | Clock input                                          |                     |                     | 800                 | MHz             |
| V <sub>IN, DIFF</sub>  | Differential input voltage peak-to-peak | V <sub>ICM</sub> = 1.25 V                            | 0.3                 |                     | 1.6                 | V <sub>PP</sub> |
| $V_{ICM}$              | Input common-mode voltage range         |                                                      | 1                   |                     | $V_{CC} - 0.3$      | V               |
| R <sub>IN</sub>        | Input termination                       | INP, INN to V <sub>T</sub> , DC                      |                     | 70                  |                     | Ω               |
| I <sub>IH</sub>        | Input high current                      | V <sub>CC</sub> = 2.625 V, V <sub>IH</sub> = 2.625 V |                     |                     | 10                  | μА              |
| I <sub>IL</sub>        | Input low current                       | V <sub>CC</sub> = 2.625 V, V <sub>IL</sub> = 0 V     |                     |                     | -10                 | μА              |
| ΔV/ΔΤ                  | Input edge rate                         | 20% to 80%                                           | 0.75                |                     |                     | V/ns            |
| C <sub>IN</sub>        | Input capacitance                       |                                                      |                     | 2.5                 |                     | pF              |



<u>₩豐铈♥ DCLVD1213"供应商</u>

## **ELECTRICAL CHARACTERISTICS (continued)**

At  $V_{CC}$  = 2.375 V to 2.625 V and  $T_A$  = -40°C to 85°C (unless otherwise noted).

|                                | PARAMETER                                          | TEST CONDITIONS                                               | MIN | TYP | MAX   | UNIT      |
|--------------------------------|----------------------------------------------------|---------------------------------------------------------------|-----|-----|-------|-----------|
| LVDS OUT                       | PUT CHARACTERISTICS                                |                                                               |     |     |       |           |
| V <sub>OD</sub>                | Differential output voltage magnitude              |                                                               | 250 |     | 450   | mV        |
| $\Delta V_{OD}$                | Change in differential output voltage magnitude    | $V_{\text{IN, DIFF, PP}} = 0.3V,$ $R_{\text{I}} = 100 \Omega$ | -15 |     | 15    | mV        |
| V <sub>OC(SS)</sub>            | Steady-state common mode output voltage            | 100 12                                                        | 1.1 |     | 1.375 | V         |
| $\Delta V_{OC(SS)}$            | Steady-state common mode output voltage            | $V_{IN, DIFF, PP} = 0.6V,$ $R_L = 100 \Omega$                 | -15 |     | 15    | mV        |
| Ios                            | Short-circuit output current                       | V <sub>OD</sub> = 0 V                                         |     |     | ±24   | mA        |
| Vos                            | Output ac common mode                              | $V_{IN, DIFF, PP} = 0.6V, R_L = 100 \Omega$                   |     | 25  | 70    | $mV_{PP}$ |
| V <sub>ring</sub>              | Output overshoot and undershoot                    | Percentage of output amplitude V <sub>OD</sub>                |     |     | 10%   |           |
| t <sub>PD</sub>                | Propagation delay                                  | $V_{IN, DIFF, PP} = 0.3 V$                                    |     | 1.5 | 2.5   | ns        |
| t <sub>SK, PP</sub>            | Part-to-part skew                                  |                                                               |     |     | 600   | ps        |
| t <sub>SK, O</sub>             | Output skew <sup>(1)</sup>                         |                                                               |     |     | 20    | ps        |
| $t_{SK,P}$                     | Pulse skew (with 50% duty cycle input)             | Crossing-point-to-crossing-point distortion                   | -50 |     | 50    | ps        |
| t <sub>RJIT</sub>              | Random additive jitter (with 50% duty cycle input) | Edge speed 0.75V/ns<br>10 kHz – 20 MHz                        |     |     | 0.3   | ps, RMS   |
| t <sub>R</sub> /t <sub>F</sub> | Output rise/fall time                              | 20% to 80%,100 Ω, 5 pF                                        | 50  |     | 300   | ps        |
| I <sub>CCSTAT</sub>            | Static supply current                              | Outputs unterminated, f = 0 Hz                                |     | 17  | 28    | mA        |
| I <sub>CC100</sub>             | Supply current                                     | All outputs, $R_L = 100 \Omega$ , $f = 100 \text{ MHz}$       |     | 40  | 58    | mA        |
| I <sub>CC800</sub>             | Supply current                                     | All outputs, $R_L = 100 \Omega$ , $f = 800 \text{ MHz}$       |     | 60  | 85    | mA        |

<sup>(1)</sup> Undivided outputs only.

# Typical Additive Phase Noise Characteristics for 100 MHz Clock

|                     | PARAMETER                                    | MIN | TYP    | MAX | UNIT    |
|---------------------|----------------------------------------------|-----|--------|-----|---------|
| phn <sub>100</sub>  | Phase noise at 100 Hz offset                 |     | -132.9 |     | dBc/Hz  |
| phn <sub>1k</sub>   | Phase noise at 1 kHz offset                  |     | -138.8 |     | dBc/Hz  |
| phn <sub>10k</sub>  | Phase noise at 10 kHz offset                 |     | -147.4 |     | dBc/Hz  |
| phn <sub>100k</sub> | Phase noise at 100 kHz offset                |     | -153.6 |     | dBc/Hz  |
| phn <sub>1M</sub>   | Phase noise at 1 MHz offset                  |     | -155.2 |     | dBc/Hz  |
| phn <sub>10M</sub>  | Phase noise at 10 MHz offset                 |     | -156.2 |     | dBc/Hz  |
| phn <sub>20M</sub>  | Phase noise at 20 MHz offset                 |     | -156.6 |     | dBc/Hz  |
| t <sub>RJIT</sub>   | Random additive jitter from 10 kHz to 20 MHz |     | 171    |     | fs, RMS |

### Typical Additive Phase Noise Characteristics for 737.27 MHz Clock

|                     | PARAMETER                                    | MIN | TYP    | MAX | UNIT    |
|---------------------|----------------------------------------------|-----|--------|-----|---------|
| phn <sub>100</sub>  | Phase noise at 100 Hz offset                 |     | -80.2  |     | dBc/Hz  |
| phn <sub>1k</sub>   | Phase noise at 1 kHz offset                  |     | -114.3 |     | dBc/Hz  |
| phn <sub>10k</sub>  | Phase noise at 10 kHz offset                 |     | -138   |     | dBc/Hz  |
| phn <sub>100k</sub> | Phase noise at 100 kHz offset                |     | -143.9 |     | dBc/Hz  |
| phn <sub>1M</sub>   | Phase noise at 1 MHz offset                  |     | -145.2 |     | dBc/Hz  |
| phn <sub>10M</sub>  | Phase noise at 10 MHz offset                 |     | -146.5 |     | dBc/Hz  |
| phn <sub>20M</sub>  | Phase noise at 20 MHz offset                 |     | -146.6 |     | dBc/Hz  |
| t <sub>RJIT</sub>   | Random additive jitter from 10 kHz to 20 MHz |     | 65     |     | fs, RMS |

Copyright © 2010, Texas Instruments Incorporated



#### TYPICAL CHARACTERISTICS

#### INPUT CLOCK AND OUTPUT CLOCK PHASE NOISES

#### vs

FREQUENCY FROM THE CARRIER (T<sub>A</sub> = 25°C and V<sub>CC</sub> = 2.5V)



Input clock RMS jitter is 32 fs from 10 kHz to 20 MHz and additive RMS jitter is 152 fs

Figure 3. 100 MHz Input and Output Phase Noise Plot





#### **TEST CONFIGURATIONS**



Figure 5. LVDS Output DC Configuration During Device Test



Figure 6. LVDS Output AC Configuration During Device Test



Figure 7. Output Voltage and Rise/Fall Time



- (1) Output skew is calculated as the greater of the following: As the difference between the fastest and the slowest t<sub>PLHn</sub> or the difference between the fastest and the slowest t<sub>PHLn</sub> (n = 0, 1, 2).
- (2) Part-to-part skew is calculated as the greater of the following: As the difference between the fastest and the slowest t<sub>PLHn</sub> or the difference between the fastest and the slowest t<sub>PHLn</sub> across multiple devices (n = 0, 1, 2).

Figure 8. Output and Part-to-Part Skew



Figure 9. Output Overshoot and Undershoot



Figure 10. Output AC Common Mode

#### APPLICATION INFORMATION

#### THERMAL MANAGEMENT

For reliability and performance reasons, the die temperature should be limited to a maximum of 125°C.

The device package has an exposed pad that provides the primary heat removal path to the printed circuit board (PCB). To maximize the heat dissipation from the package, a thermal landing pattern including multiple vias to a ground plane must be incorporated into the PCB within the footprint of the package. The thermal pad must be soldered down to ensure adequate heat conduction to the package. Figure 11 shows a recommended land and via pattern.



Figure 11. Recommended PCB Layout

<u>₩豐梅♥ DCLVD1213"供应商</u>

#### **POWER-SUPPLY FILTERING**

High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, it is essential to reduce noise from the system power supply, especially when jitter/phase noise is critical to applications.

Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the low impedance path for high-frequency noise and guard the power-supply system against the induced fluctuations. These bypass capacitors also provide instantaneous current surges as required by the device and should have low equivalent series resistance (ESR). To properly use the bypass capacitors, they must be placed close to the power-supply pins and laid out with short loops to minimize inductance. It is recommended to add as many high-frequency (for example, 0.1 µF) bypass capacitors as there are supply pins in the package. It is recommended, but not required, to insert a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock driver; these beads prevent the switching noise from leaking into the board supply. Choose an appropriate ferrite bead with low dc resistance because it is imperative to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply pins that is greater than the minimum voltage required for proper operation.



Figure 12. Power-Supply Decoupling

#### LVDS OUTPUT TERMINATION

The proper LVDS termination for signal integrity over two 50  $\Omega$  lines is 100  $\Omega$  between the outputs on the receiver end. Either dc-coupled termination or ac-coupled termination can be used for LVDS outputs. It is recommended to place termination resister close to the receiver. If the receiver is internally biased, ac-coupling should be used. If the LVDS receiver has internal 100  $\Omega$  termination, external termination is not required.

Unused outputs can be left open without connecting any traces to the output pins.



Figure 13. Output DC Termination



Figure 14. Output AC Termination (With Receiver Internally Biased)



#### INPUT TERMINATION

The CDCLVD1213 input has internal 140  $\Omega$  terminations, and an external 350  $\Omega$  resistor is required for a 50  $\Omega$  transmission line. It can be interfaced with LVDS, LVPECL, or CML drivers. LVDS input can be connected directly, dc or ac coupled. With ac coupling, external bias ( $V_{CC}/2$ ) must be provided to  $V_T$  pin.

Figure 16 illustrates how to connect CML input to CDCLVD1213 input buffer. The input does not have internal biasing, so external biasing ( $V_{CC}/2$  to  $V_T$ ) is required for ac coupling. If the CML output swing is >1.6  $V_{PP}$ , then signal swing needs to be reduced to meet  $V_{IN, DIF, PP} \le 1.6 V_{PP}$ .



Figure 15. LVDS Clock Driver Connected to CDCLVD1213 Input



Figure 16. CML Clock Driver Connected to CDCLVD1213 Input

Figure 17 shows how to connect LVPECL input to the CDCLVD1213 input buffer. The input does not have internal biasing, so external biasing ( $V_{CC}/2$  to  $V_T$ ) is required for ac coupling. The series resistors are required to reduce the LVPECL signal swing if the signal swing is >1.6 Vpp.



Figure 17. LVPECL Clock Driver Connected to CDCLVD1213 Input



### PACKA

#### PACKAGING INFORMATION

| Orderable Device Status |        | ole Device Status (1) Package Type Packa<br>Drawii |     | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Pe      |
|-------------------------|--------|----------------------------------------------------|-----|------|-------------|----------------------------|----------------------|-------------|
| CDCLVD1213RGTR          | ACTIVE | QFN                                                | RGT | 16   | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260 |
| CDCLVD1213RGTT          | ACTIVE | QFN                                                | RGT | 16   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260 |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retard in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate in continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical at TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Cu



查询"CDCLVD1213"供应商

20-Aug-2010

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 1 | 7 til difficiono di c ficilina |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---|--------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|   | CDCLVD1213RGTR                 | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
|   | CDCLVD1213RGTT                 | QFN             | RGT                | 16 | 250  | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

**查询**℃DCLVD1213"供应商

20-Aug-2010



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCLVD1213RGTR | QFN          | RGT             | 16   | 3000 | 340.5       | 333.0      | 20.6        |
| CDCLVD1213RGTT | QFN          | RGT             | 16   | 250  | 340.5       | 333.0      | 20.6        |

RGT (S-PVQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance.

See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MO-220.



### RGT (S-PVQFN-N16)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206349-4/0 11/10

NOTE: A. All linear dimensions are in millimeters



RGT (S-PVQFN-N16)

### PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



### 查询"CDCLVD1213"供应商

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Applications Amplifiers** amplifier.ti.com Audio www.ti.com/audio **Data Converters** dataconverter.ti.com Automotive www.ti.com/automotive **DLP® Products** www.dlp.com Communications and www.ti.com/communications Telecom DSP Computers and www.ti.com/computers dsp.ti.com Peripherals Clocks and Timers www.ti.com/clocks Consumer Electronics www.ti.com/consumer-apps Interface interface.ti.com Energy www.ti.com/energy Industrial www.ti.com/industrial Logic logic.ti.com Power Mamt power.ti.com Medical www.ti.com/medical Microcontrollers microcontroller.ti.com www.ti.com/security Security **RFID** www.ti-rfid.com Space, Avionics & www.ti.com/space-avionics-defense Defense RF/IF and ZigBee® Solutions www.ti.com/lprf Video and Imaging www.ti.com/video Wireless www.ti.com/wireless-apps