查询CD40174供应商



Data sheet acquired from Harris Semiconductor SCHS104

# **CMOS Hex 'D'-Type** Flip-Flop

High-Voltage Types (20-Volt Rating)

CD40174B consists of six identical 'D'-type flip-flops having independent DATA inputs. The CLOCK and CLEAR inputs are common to all six units. Data is transferred to the Q outputs on the positive-going transition of the clock pulse. All six flip-flops are simultaneously reset by a low level on the CLEAR input.

The CD40174B types are supplied in 16lead hermetic dual-in-line ceramic packages (D and F suffixes), 16-lead dual-in-line plastic packages (E suffix), and in chip form (H suffix).

DC SUPPLY-VOLTAGE RANGE, (VDD)

Voltages referenced to VSS Terminal) ...

LEAD TEMPERATURE (DURING SOLDERING):

## Features:

- = 5-V, 10-V, and 15-V parametric rating
- Standardized symmetrical output characteristics
- = 100% tested for quiescent current at 20 V
- Maximum input current of 1 µA at 18 V over full peckage-temperature range; 100 nA at 18 V and 25°C
- Noise margin (over full package-temperature range): 1 V at V<sub>DD</sub> = 5 V
  - 2 V at VDD = 10 V
  - 2.5 V at VDD = 15 V

Meets all requirements of JEDEC Tentative Standard No. 13A, "Standard Specifications for Description of 'B' Series CMOS Devices"



## Applications:

捷多邦,专业PCB打样工厂,24小时加急出货

CD40174B Types

- Shift Registers
- Buffer/Storage Registers
- Pattern Generators

#### TRUTH TABLE FOR 1 OF 6 FLIP-FLOPS

|       | INPUTS | OUTPUT |    |  |
|-------|--------|--------|----|--|
| CLOCK | DATA   | CLEAR  | Q  |  |
| ~     | 0      | 1      | 0  |  |
|       | 1      | 1      | 1  |  |
| ~     | ×      | 1      | NC |  |
| X     | ×      | 0      | 0  |  |

<sup>1 =</sup> High Level X = Don't Care 0 = Low Level

NC = No Change



Fig. 2- Typical transition time as a function of load capacitance.



At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max ..... +265°C

f.dzsc.com



## CD40174B Types

## **RECOMMENDED OPERATING CONDITIONS** at $T_A = 25^{\circ}C$ , Except as Noted. For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                           | VDD | LIN  | UNITS                                                                                                                                                                        |     |
|----------------------------------------------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|                                                          | (V) | Min. | Max.                                                                                                                                                                         | 1   |
| Supply-Voltage Range (For T <sub>A</sub> = Full Package- | · · |      |                                                                                                                                                                              |     |
| Temperature Range)                                       | -   | 3    | 18                                                                                                                                                                           | v   |
|                                                          | 5   | 40   | -                                                                                                                                                                            |     |
| Data Setup Time, t <sub>SU</sub>                         | 10  | 20   | -                                                                                                                                                                            | ns  |
|                                                          | 15  | 10   |                                                                                                                                                                              |     |
|                                                          | 5   | 80   | -                                                                                                                                                                            |     |
| Data Hold Time, t <sub>H</sub>                           | 10  | 40   | -                                                                                                                                                                            | ns  |
|                                                          | 15  | 30   | -                                                                                                                                                                            |     |
|                                                          | 5   | -    | 3.5                                                                                                                                                                          |     |
| Clock Input Frequency, fCL                               | 10  | dc   | 6                                                                                                                                                                            | MHz |
|                                                          | 15  |      | 8                                                                                                                                                                            |     |
|                                                          | 5   | - 1  | 15                                                                                                                                                                           |     |
| Clock Input Rise or Fall Time, trCL, trCL                | 10  | . –  | 15                                                                                                                                                                           | μs  |
|                                                          | 15  | -    | 15                                                                                                                                                                           |     |
|                                                          | 5   | 130  | -                                                                                                                                                                            |     |
| Clock Input Pulse Width, tWL, tWH                        | 10  | 60   | 3  18    0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0     0 | ns  |
|                                                          | 15  | 40   |                                                                                                                                                                              |     |
|                                                          | 5   | 100  | -                                                                                                                                                                            |     |
| Clear Pulse Width, twL                                   | 10  | 50   | -                                                                                                                                                                            | ns  |
|                                                          | 15  | 40   |                                                                                                                                                                              |     |
|                                                          | 5   | 0    | _                                                                                                                                                                            |     |
| Clear Removal Time, tREM                                 | 10  | 0    | -                                                                                                                                                                            | ns  |
|                                                          | 15  | 0    |                                                                                                                                                                              |     |

82 80 j 50 60 70 a٨ 1 72 70 60 50 40-69 - 77 (1.753 - 1.955) 16 30-20 6 7 2 1Ò 3 hr n \_ 4~10 (0.102-0.254) 79-87 9205-29835



Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3} \text{ inch})$ .

The photographs and dimensions of each CMOS chip The photographs and dimensions of each CMOS chip represent a chip when it is part of the wafer. When the wafer is separated into individual chips, the angle of cleavage may vary with respect to the chip face for different chips. The actual dimensions of the isolated chip, therefore, may differ slightly from the nominal dimensions shown. The user should consider a tolerance of each of the the factor of the chip face tolerance. of -3 mils to +16 mils applicable to the nominal dimensions shown.













characteristics.

3

CD40174B Types

1.1

## STATIC ELECTRICAL CHARACTERISTICS

| CHARAC-                                        | CONDITIONS     |        |                 | LIMITS AT INDICATED<br>TEMPERATURES (°C) |           |       |            |       | U<br>N            |      |           |     |
|------------------------------------------------|----------------|--------|-----------------|------------------------------------------|-----------|-------|------------|-------|-------------------|------|-----------|-----|
| TERISTIC                                       | Vo             | VIN    | V <sub>DD</sub> |                                          |           |       | r ser i    | +25   |                   |      | j'        |     |
|                                                | (V)            | (V);   | .(V)-           | -55                                      | <b>40</b> | +85   | +125       | Min.  | Тур.              | Max. | s         | 1 · |
| Quiescent<br>Device                            | _              | 0,5    | 5               | 1                                        | 1         | 30    | 30         | -     | 0.02              | 1    | μΑ        | 1   |
|                                                | · _            | 0,10   | 10              | 2                                        | 2         | 60    | 60         | _     | 0.02              | 2    |           | t   |
| Current, fDD                                   |                | 0,15   | 15              | 4                                        | 4         | 120   | 120        | -     | 0.02              | 4    |           |     |
| Max.                                           | $\frac{1}{2}$  | 0,20   | 20              | 20                                       | 20        | 600   | 600        | -     | 0.04              | 20   | ]         | [   |
| Output Low<br>(Sink)                           | 0.4            | 0,5    | 5               | 0.64                                     | 0.61      | 0.42  | 0.36       | 0.51  | - 1               | -    |           | ]   |
| Current                                        | 0.5            | 0,10   | 10              | 1.6                                      | 1.5       | 1.1   | 0.9        | 1.3   | 2.6               | -    | ]         |     |
| I <sub>OL</sub> Min.                           | 1.5            | 0,15   | 15              | 4.2                                      | 4         | 2.8   | 2.4        | 3.4   | 6.8               |      | •         |     |
| Output High                                    | 4.6            | 0,5    | 5               | -0.64                                    | -0.61     | -0.42 | -0.36      | -0.51 | -1                |      |           |     |
| (Source)                                       | 2.5            | 0,5    | 5               | -2                                       | -1.8      | -1.3  | -1.15      | -1.6  | -3.2              | -    |           |     |
| Current,                                       | 9.5            | 0,10   | 10              | -1.6                                     | -1.5      | -1.1  | -0.9       | -1.3  | -2.6              |      |           |     |
| I <sub>OH</sub> Min.                           | 13.5           | 0,15   | 15              | -4.2                                     | -4        | -2.8  | -2.4       | -3.4  | 6.8               |      |           |     |
| Output Voltage:                                |                | 0,5    | 5               |                                          | -         | .05   |            |       | 0                 | 0.05 |           |     |
| Low-Level,                                     | <del></del>    | 0,10   | 10              |                                          | 0         | .05   |            |       | 3                 | 0.05 | ]         |     |
| V <sub>OL</sub> Max.                           | . <del>.</del> | 0,15   | 15              | 0.05                                     |           |       | -          | 0     | 0.05              |      |           |     |
| Output Voltage:                                | — 1 a          | 0,5    | 5               |                                          | 4         | .95   |            | 4.95  | 5                 | _    | 1         |     |
| High-Level,                                    | -              | 0,10   | 10 <sup>-</sup> |                                          | 9         | .95   |            | 9,95  | 10                | - 1  | 1         |     |
| V <sub>OH</sub> Min.                           | -              | 0,15   | 15              |                                          | 14.95     |       |            | 14.95 | 15                | -    |           |     |
| Input Low                                      | 0.5,4.5        | -<br>- | 5               |                                          | 1         | .5    |            | . –   | _                 | 1.5  |           | 1   |
| Voltage,                                       | 1,9            | -      | 10              |                                          |           | 3     |            |       | -                 | 3    |           |     |
| VIL Max.                                       | 1.5,13.5       | —      | 15              | 4                                        |           |       |            | -     | -                 | 4    |           |     |
| Input High<br>Voltage,<br>V <sub>IH</sub> Min. | 0.5,4.5        | _      | 5.              |                                          |           | 3.5   |            | 3.5   | -                 | .—   | ] [       |     |
|                                                | 1,9            | -      | 10              | 7                                        |           |       | <b>7</b> * |       | -                 | ] [  | 1<br>- 74 |     |
|                                                | 1.5,13.5       | -      | 15              |                                          |           | 11    |            | 11    | -                 | ·    |           |     |
| Input Current<br><sup>†</sup> IN Max.          | -              | 0,18   | 18              | ±0.1                                     | ±0.1      | ±1    | ±1         | - :   | ±10 <sup>-5</sup> | ±0.1 | ųА        |     |



to OUTPUT) as a function of load capacitance.



9 . Dynamic power dissipation test circuit.

F, CL ĊL /nn CLOCK 10% H(HL) H(LH) DATA INPUT - 50% SULLIN" <sup>†</sup>SUGHL) - TLH -†THL ¥D0 - 90% OUTPUT -10% PHL TPLH TREM \*(LH) OR (HL) OPTIONAL VDD CLEAR 50% 9203-2006984 0

Fig. 10- Definition of setup, hold, propagation delay, and removal times.

Fig. 11 - Quiescent device current test circuit.

| CHARACTERISTIC                                                           | TEST<br>CONDITIONS  | LIMITS         |                 |                   | UNITS |  |
|--------------------------------------------------------------------------|---------------------|----------------|-----------------|-------------------|-------|--|
|                                                                          | V <sub>DD</sub> (V) | Min.           | Min. Typ.       |                   |       |  |
| Propagation Delay Time<br>Clock to Output, tpHL, tpLH                    | 5<br>10<br>15       | <br><br>       | 150<br>70<br>50 | 300<br>140<br>100 | ns ,  |  |
| Clear to Output, tpHL                                                    | 5<br>10<br>15       | -              | 100<br>50<br>40 | 200<br>100<br>80  | ns    |  |
| Transition Time, <sup>t</sup> THL <sup>, t</sup> TLH                     | 5<br>10<br>15       |                | 100<br>50<br>40 | 200<br>100<br>80  | ns    |  |
| Minimum Pulse Width,<br>Clock, <sup>t</sup> WL, <sup>t</sup> WH          | 5<br>10<br>15       | -              | 65<br>30<br>20  | 130<br>60<br>40   | ns    |  |
| Clear, t <sub>WL</sub>                                                   | 5<br>10<br>15       |                | 50<br>25<br>20  | 100<br>50<br>40   | ns    |  |
| Minimum Data Setup Time, t <sub>SU</sub>                                 | 5<br>10<br>15       |                | 20<br>10<br>0   | 40<br>20<br>10    | ns    |  |
| Minimum Data Hold Time, t <sub>H</sub>                                   | 5<br>10<br>15       | -              | 40<br>20<br>15  | 80<br>40<br>30    | ns    |  |
| Maximum Clock Frequency, f <sub>CL</sub>                                 | 5<br>10<br>15       | 3.5<br>6<br>8  | 7<br>12<br>16   |                   | MHz   |  |
| Maximum Clock Rise or Fall<br>Time, t <sub>r</sub> CL, t <sub>f</sub> CL | 5<br>10<br>15       | 15<br>15<br>15 | <u>;</u>        | -<br>-<br>-       | μs    |  |
| Input Capacitance, C <sub>IN</sub><br>Clear                              |                     | _              | 25              | 40                | pF    |  |
| All other                                                                | -                   | -              | 5               | 7.5               |       |  |
| Minimum Clear Removal<br>Time, <sup>t</sup> REM                          | 5<br>10<br>15       |                | 40<br>15<br>10  | 0                 | ns    |  |

# DYNAMIC ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C; Input t<sub>r</sub>, t<sub>f</sub> = 20 ns, C<sub>L</sub> = 50 pF, R<sub>L</sub> = 200 k $\Omega$









and the second sec

 $\mathcal{F}^{1}$ 



3

Fig. 13 - Input voltage test circuit.

### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated