### intersil March 1997 #### **CMOS Octal Bus Transceiver** ### Features · Full Eight Bit Bi-Directional Bus Interface Industry Standard 8286 Compatible Pinout · High Drive Capability Three-State Outputs Gated Inputs - Reduce Operating Power - Eliminate the Need for Pull-Up Resistors - Single 5V Power Supply - Low Power Operation ......ICCSB = 10μA - Operating Temperature Range - C82C86H ......0°C to +70°C - M82C86H.....-55°C to +125°C #### Description The Intersil 82C86H is a high performance CMOS Octal Transceiver manufactured using a self-aligned silicon gate CMOS process (Scaled SAJI IV). The 82C86H provides a full eight-bit bi-directional bus interface in a 20 lead package. The Transmit (T) control determines the data direction. The active low output enable (OE) permits simple interface to the 80C86, 80C88 and other microprocessors. The 82C86H has gated inputs, eliminating the need for pull-up/pull-down resistors and reducing overall system operating power dissipation. #### Ordering Information | PART NUMBER | | PACK- | | PKG. | | |--------------------|----------|-----------------|--------------------|--------|--| | 5MHz | 8MHz | AGE | TEMP. RANGE | NO. | | | CP82C86H-5 | CP82C86H | ı | 0°C to +70°C | E20.3 | | | IP82C86H-5 | IP82C86H | PDIP | -40°C to +85°C | E20.3 | | | CS82C86H-5 | CS82C86H | | 0°C to +70°C | N20.35 | | | IS82C86H-5 | IS82C86H | PLCC | -40°C to +85°C | N20.35 | | | CD82C86H-5 | CD82C86H | 20 Ld<br>CERDIP | 0°C to +70°C | F20.3 | | | ID82C86H-5 | ID82C86H | THE N | -40°C to +85°C | F20.3 | | | MD82C86H-5/B | | 700 41 | -55°C to<br>+125°C | F20.3 | | | 5962-<br>8757701RA | - | SMD# | | F20.3 | | | MR82C86H-5/B | - | 20 Pad<br>CLCC | -55°C to<br>+125°C | J20.A | | | 5962-<br>87577012A | - | SMD# | - 476 | J20.A | | #### **Pinouts** #### 82C86H (PLCC, CLCC) TOP VIEW #### **TRUTH TABLE** | T | ŌĒ | Α | В | |---|----|------|------| | Х | Н | Hi-Z | Hi-Z | | Н | L | I | 0 | | L | L | 0 | I | = Logic One = Logic Zero = Input Mode = Output Mode = Don't Care 0 Hi-Z = High Impedance #### PIN NAMES | PIN | DESCRIPTION | | | | |--------------------------------|--------------------------|--|--|--| | A <sub>0</sub> -A <sub>7</sub> | Local Bus Data I/O Pins | | | | | B <sub>0</sub> -B <sub>7</sub> | System Bus Data I/O Pins | | | | | Т | Transmit Control Input | | | | | ŌĒ | Active Low Output Enable | | | | #### Functional Diagram #### **Gated Inputs** During normal system operation of a latch, signals on the bus at the device inputs will become high impedance or make transitions unrelated to the operation of the latch. These unrelated input transitions switch the input circuitry and typically cause an increase in power dissipation in CMOS devices by creating a low resistance path between $V_{CC}$ and GND when the signal is at or near the input switching threshold. Additionally, if the driving signal becomes high impedance ("float" condition), it could create an indeterminate logic state at the inputs and cause a disruption in device operation. The Intersil 82C8X series of bus drivers eliminates these conditions by turning off data inputs when data is latched (STB = logic zero for the 82C82/83H) and when the device is disabled ( $\overline{OE}$ = logic one for the 82C86H/87H). These gated inputs disconnect the input circuitry from the V<sub>CC</sub> and ground power supply pins by turning off the upper P-channel and lower N-channel (See Figures 1 and 2). No current flow from V<sub>CC</sub> to GND occurs during input transitions and invalid logic states from floating inputs are not transmitted. The next stage is held to a valid logic level internal to the device. D.C. input voltage levels can also cause an increase in ICC if these input levels approach the minimum $V_{IH}$ or maximum $V_{IL}$ conditions. This is due to the operation of the input circuitry in its linear operating region (partially conducting state). The 82C8X series gated inputs mean that this condition will occur only during the time the device is in the transparent mode (STB = logic one). ICC remains below the maximum ICC standby specification of $10\mu A$ during the time inputs are disabled, thereby greatly reducing the average power dissipation of the 82C8X series devices. #### **Decoupling Capacitors** The transient current required to charge and discharge the 300pF load capacitance specified in the 82C86H/87H data sheet is determined by: $$I = C_1 (dv/dt)$$ (EQ. 1) Assuming that all outputs change state at the same time and that dv/dt is constant; $$I = C_L \frac{(VCC \times 80\%)}{tR/tF}$$ (EQ. 2) where tR = 20ns, $V_{CC}$ = 5.0V, $C_L$ = 300pF on each eight outputs. $$I = (80 \times 300 \times 10^{-12}) \times (5.0 \text{V} \times 0.8) / (20 \times 10^{-9})$$ $$= 480 \text{mA}$$ (EQ. 3) FIGURE 1. 82C82/83H FIGURE 2. 82C86H/87H GATED INPUTS This current spike may cause a large negative voltage spike on $V_{CC}$ which could cause improper operation of the device. To filter out this noise, it is recommended that a $0.1\mu F$ ceramic disc capacitor be placed between $V_{CC}$ and GND at each device, with placement being as near to the device as possible. #### **Absolute Maximum Ratings** | Supply Voltage | +8.0V | |------------------------------|-----------------------------| | Input, Output or I/O Voltage | GND -0.5V to $V_{CC}$ +0.5V | | ESD Classification | Class 1 | #### **Operating Conditions** | operating containents | |----------------------------------------| | Operating Voltage Range +4.5V to +5.5V | | Operating Temperature Range | | C82C86H | | I82C86H | | M82C86H -55°C to +125°C | #### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) | |-----------------------------------------|----------------------|----------------------| | CERDIP Package | 70 | 16 | | CLCC Package | 80 | 20 | | PDIP Package | 75 | N/A | | PLCC Package | 75 | N/A | | Maximum Storage Temperature Range | 65 <sup>0</sup> | °C to +150°C | | Maximum Junction Temperature Hermetic | Package | +175°C | | Maximum Junction Temperature Plastic Pa | ackage | +150°C | | Maximum Lead Temperature (Soldering 1 | 0s) | +300°C | | (PLCC - Lead Tips Only) | | | #### **Die Characteristics** | Gate Count | <br>265 Gates | |------------|---------------------------| | Oato Count | <br><del>2</del> 00 Gaics | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. # $\begin{array}{ll} \textbf{DC Electrical Specifications} & V_{CC} = 5.0V \pm 10\%; \, T_{A} = 0^{o}\text{C to } + 70^{o}\text{C (C82C86H)}; \\ & T_{A} = -40^{o}\text{C to } + 85^{o}\text{C (I82C86H)}; \\ & T_{A} = -55^{o}\text{C to } + 125^{o}\text{C (M82C86H)} \\ \end{array}$ | SYMBOL | PARAMETER | MIN | MAX | UNITS | TEST CONDITIONS | |-----------------|-----------------------------------|----------------------|------|--------|---------------------------------------------------------------------------------| | V <sub>IH</sub> | Logical One | 2.0 | - | V | C82C86H, I82C86H | | | Input Voltage | 2.2 | | V | M82C86H (Note 1) | | V <sub>IL</sub> | Logical Zero Input Voltage | - | 0.8 | V | | | V <sub>OH</sub> | Logical One Output Voltage | | | | | | | B Outputs | 3.0 | | V | $I_{OH} = -8mA$ | | | A Outputs | 3.0 | | V | I <sub>OH</sub> = -4mA | | | A or B Outputs | V <sub>CC</sub> -0.4 | | V | I <sub>OH</sub> = -100μA | | V <sub>OL</sub> | Logical Zero Output Voltage | | | | | | | B Outputs | | 0.45 | V | I <sub>OL</sub> = 20mA | | | A Outputs | | 0.45 | V | I <sub>OL</sub> = 12mA | | I <sub>I</sub> | Input Leakage Current | -10.0 | 10.0 | μΑ | V <sub>IN</sub> = GND or V <sub>CC</sub> DIP Pins 9, 11 | | Ю | Output Leakage Current | -10.0 | 10.0 | μА | VO = GND or $V_{CC}$ , $\overline{OE} \ge V_{CC}$ -0.5V DIP Pins 1 - 8, 12 - 19 | | ICCSB | Standby Power Supply<br>Current | - | 10 | μА | $V_{IN} = V_{CC}$ or GND, $V_{CC} = 5.5V$ , Outputs Open | | ICCOP | Operating Power Supply<br>Current | - | 1 | mA/MHz | T <sub>A</sub> = +25°C, Typical (See Note 2) | #### NOTES: - 1. $V_{IH}$ is measured by applying a pulse of magnitude = $V_{IH(MIN)}$ to one data input at a time and checking the corresponding device output for a valid logical "1" during valid input high time. Control pins (T, $\overline{OE}$ ) are tested separately with all device data input pins at $V_{CC}$ -0.4 - 2. Typical ICCOP = 1mA/MHz of read/ cycle time. (Example: 1.0µs read/write cycle time = 1mA). #### **Capacitance** $T_A = +25^{\circ}C$ | SYMBOL | PARAMETER | TYPICAL | UNITS | TEST CONDITIONS | | |--------|-------------------|---------|-------|-----------------------------------|--| | CIN | Input Capacitance | | | | | | | B Inputs | 18 | pF | Freq = 1MHz, all measurements are | | | | A Inputs | 14 | pF | referenced to device GND | | AC Electrical Specifications $V_{CC}$ = 5.0V $\pm$ 10%; Freq = 1MHz $T_A = 0^{\circ}C \text{ to } +70^{\circ}C \text{ (C82C86H)};$ $T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C } (182\text{C}86\text{H});$ $T_A = -55^{\circ}C \text{ to } +125^{\circ}C \text{ (M82C86H)}$ | | | | NOTE 4 | | | | |------------|---------------------------------|-----|---------------|-----------------|-------|-----------------| | SYMBOL | PARAMETER | MIN | 82C86H<br>MAX | 82C86H-5<br>MAX | UNITS | TEST CONDITIONS | | (1) TIVOV | Input to Output Delay | | | | | Notes 1, 2 | | | Inverting | 5 | 30 | 35 | ns | | | | Non-Inverting | 5 | 32 | 35 | ns | | | (2) TEHTV | Transmit/Receive Hold Time | 5 | - | - | ns | Notes 1, 2 | | (3) TTVEL | Transmit/Receive Setup Time | 10 | - | - | ns | Notes 1, 2 | | (4) TEHOZ | Output Disable Time | 5 | 30 | 35 | ns | Notes 1, 2 | | (5) TELOV | Output Enable Time | 10 | 50 | 65 | ns | Notes 1, 2 | | (6) TR, TF | Input Rise/Fall Times | - | 20 | 20 | ns | Notes 1, 2 | | (7) TEHEL | Minimum Output Enable High Time | | | | | Note 3 | | | 82C86H | 30 | - | - | ns | | | | 82C86H-5 | 35 | - | - | ns | | #### NOTES: - 1. All AC parameters tested as per test circuits and definitions in timing waveforms and test load circuits. Input rise and fall times are driven at 1ns/V. - 2. Input test signals must switch between $V_{IL}$ 0.4V and $V_{IH}$ +0.4V. - 3. A system limitation only when changing direction. Not a measured parameter. - 4. 82C86H is available in commercial and industrial temperature ranges only. 82C86H-5 is available in commercial, industrial and military temperature ranges. #### **Timing Waveform** NOTE: All timing measurements are made at 1.5V unless otherwise noted. #### **Test Load Circuits** #### A SIDE OUTPUTS **TELOV OUTPUT LOW** **TEHOZ OUTPUT LOW/HIGH** **TELOV OUTPUT HIGH** **ENABLE LOAD CIRCUIT** DISABLE LOAD CIRCUIT **TIVOV LOAD CIRCUIT ENABLE LOAD CIRCUIT** 2.36V 2.36V 1.5V 1.5V **160**Ω $375\Omega$ **160**Ω O TEST O TEST O TEST O TEST **OUTPUT** O OUTPUT O OUTPUT O **OUTPUT** O **POINT** POINT **POINT** 100pF 100pF 100pF 50pF (SEE NOTE) (SEE NOTE) (SEE NOTE) (SEE NOTE) NOTE: Includes jig and stray capacitance. #### **Burn-In Circuits** #### MD82C86H CERDIP #### Burn-In Circuits (Continued) #### MR82C86H CLCC #### NOTES: - 1. $V_{CC} = 5.5V \pm 0.5V$ , GND = 0V - 2. $V_{IH} = 4.5V \pm 10\%$ - 3. $V_{IL} = -0.2V$ to 0.4V - 4. R1 = $47k\Omega \pm 5\%$ - 5. $R2 = 2.4k\Omega \pm 5\%$ - 6. R3 = $1.5k\Omega \pm 5\%$ - 7. R4 = $1k\Omega \pm 5\%$ - 8. R5 = $5k\Omega \pm 5\%$ - 9. $C1 = 0.01 \mu F$ minimum - 10. $F0 = 100kHz \pm 10\%$ - 11. F1 = F0/2, F2 = F1/2, F3 = F2/2 #### Die Characteristics **DIE DIMENSIONS:** $138.6 \times 155.5 \times 19 \pm 1 \text{mils}$ **METALLIZATION:** Type: Si - Al Thickness: 11kÅ ± 1kÅ #### **GLASSIVATION:** Type: SiO<sub>2</sub> Thickness: 8kÅ ± 1kÅ #### WORST CASE CURRENT DENSITY: $1.47 \times 10^5 \text{ A/cm}^2$ #### Metallization Mask Layout 82C86H All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.