## 捷多邦,专业PCB**SN54EV.T21650**介意**SN7**4LVT16501 3.3-V ABT 18-BIT UNIVERSAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

SCBS147G - MAY 1992 - REVISED NOVEMBER 1996

- State-of-the-Art Advanced BiCMOS Technology (ABT) Design for 3.3-V Operation and Low-Static Power Dissipation
- Members of the Texas Instruments Widebus™ Family
- Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V V<sub>CC</sub>)
- Support Unregulated Battery Operation Down to 2.7 V
- UBT™ (Universal Bus Transceiver)
   Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Mode
- Typical V<sub>OLP</sub> (Output Ground Bounce)
   < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Latch-Up Performance Exceeds 500 mA
   Per JEDEC Standard JESD-17
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- Support Live Insertion
- Distributed V<sub>CC</sub> and GND Pin Configuration Minimizes High-Speed Switching Noise
- Flow-Through Architecture Optimizes
   PCB Layout
- Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages and 380-mil Fine-Pitch Ceramic Flat (WD) Package Using 25-mil Center-to-Center Spacings

### SN54LVT16501 . . . WD PACKAGE SN74LVT16501 . . . DGG OR DL PACKAGE (TOP VIEW)

| OEAB [            | 1  | 56  | GND               |
|-------------------|----|-----|-------------------|
| LEAB [            | 2  | 55  | CLKAB             |
| A1 [              | 3  | 54  | B1                |
| GND [             | 4  | 53  | GND               |
| A2 [              | 5  |     | B2                |
| A3 [              | 6  |     | ] B3              |
| V <sub>CC</sub> [ | 7  | 50  | ] v <sub>cc</sub> |
| A4 [              | 8  |     | ] B4              |
| A5 [              | 9  | 48  | ] B5              |
| A6 [              | 10 | 47  | ] B6              |
| GND [             | 11 |     | GND               |
| A7 [              | 12 |     | B7                |
| A8 [              | 13 | 44  | B8                |
| A9 [              | 14 | 43  | B9                |
| A10 [             | 15 | 42  | B10               |
| A11 [             | 16 | 41  | B11               |
| A12 [             | 17 | 40  | B12               |
| GND [             | 18 | 39  | GND               |
| A13 [             | 19 | 38  | B13               |
| A14 [             | 20 | 37  | B14               |
| A15               | 21 | 36  | B15               |
| V <sub>CC</sub>   | 22 | 35  | ] V <sub>CC</sub> |
| A16               | 23 |     | B16               |
| A17               | 24 | 33  | B17               |
| GND               | 25 |     | GND               |
| A18               | 26 | - 1 | B18               |
| OEBA              | 27 | 30  | CLKBA             |
| LEBA [            | 28 | 29  | ] GND             |

### description

The 'LVT16501 are 18-bit universal bus transceivers designed for low-voltage (3.3-V) V<sub>CC</sub> operation, but with the capability to provide a TTL interface to a 5-V system environment.

Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the devices operate in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A-bus data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. When OEAB is high, the outputs are active. When OEAB is low, the outputs are in the high-impedance state.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus and UBT are trademarks of Texas Instruments Incorporated.



## SN54LVT16501, SN74LVT16501 3.3-V ABT 18-BIT UNIVERSAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

SCBS147G - MAY 1992 - REVISED NOVEMBER 1996

### description (continued)

Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, and CLKBA. The output enables are complementary (OEAB is active high and OEBA is active low).

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

To ensure the high-impedance state during power up or power down,  $\overline{\text{OE}}$  should be tied to  $V_{\text{CC}}$  through a pullup resistor. The minimum value of the resistor is determined by the current-sinking capability of the driver. OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

The SN74LVT16501 is available in TI's shrink small-outline (DL) and thin shrink small-outline (DGG) packages, which provide twice the input/output (I/O) pin count and functionality of standard small-outline packages in the same printed circuit board area.

The SN54LVT16501 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74LVT16501 is characterized for operation from –40°C to 85°C.

#### **FUNCTION TABLE**†

|      | OUTPUT |            |   |                                      |
|------|--------|------------|---|--------------------------------------|
| OEAB | LEAB   | CLKAB      | Α | В                                    |
| L    | Х      | Х          | Х | Z                                    |
| Н    | Н      | Χ          | L | L                                    |
| Н    | Н      | Χ          | Н | Н                                    |
| Н    | L      | $\uparrow$ | L | L                                    |
| Н    | L      | $\uparrow$ | Н | Н                                    |
| Н    | L      | Н          | Χ | в <sub>0</sub> ‡                     |
| Н    | L      | L          | Χ | в <sub>0</sub> ‡<br>в <sub>0</sub> § |

<sup>†</sup> A-to-B data flow is shown; B-to-A flow is similar but uses OEBA, LEBA, and CLKBA.



<sup>&</sup>lt;sup>‡</sup> Output level before the indicated steady-state input conditions were established, provided that CLKAB was high before LEAB went low

<sup>§</sup> Output level before the indicated steady-state input conditions were established

SCBS147G - MAY 1992 - REVISED NOVEMBER 1996

# logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



SCBS147G - MAY 1992 - REVISED NOVEMBER 1996

### logic diagram (positive logic)



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> –0.5 V to 4.6 V                                                             |
|-------------------------------------------------------------------------------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                                                  |
| Voltage range applied to any output in the high state or power-off state, V <sub>O</sub> (see Note 1)0.5 V to 7 V |
| Current into any output in the low state, I <sub>O</sub> : SN54LVT16501                                           |
| SN74LVT16501 128 mA                                                                                               |
| Current into any output in the high state, I <sub>O</sub> (see Note 2): SN54LVT16501                              |
| SN74LVT16501 64 mA                                                                                                |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ )                                                                       |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ )                                                                      |
| Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 3): DGG package                       |
| DL package 1.4 W                                                                                                  |
| Storage temperature range, T <sub>stq</sub> 65°C to 150°C                                                         |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 2. This current flows only when the output is in the high state and  $V_O > V_{CC}$ .
  - 3. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the *ABT Advanced BiCMOS Technology Data Book*.



# SN54LVT16501, SN74LVT16501 3.3-V ABT 18-BIT UNIVERSAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCBS147G – MAY 1992 – REVISED NOVEMBER 1996

# recommended operating conditions (see Note 4)

|          |                                    |                 | SN54LV | T16501 | SN74LV | T16501 | UNIT |
|----------|------------------------------------|-----------------|--------|--------|--------|--------|------|
|          |                                    |                 | MIN    | MAX    | MIN    | MAX    | UNIT |
| Vcc      | Supply voltage                     |                 | 2.7    | 3.6    | 2.7    | 3.6    | V    |
| VIH      | High-level input voltage           |                 | 2      |        | 2      |        | V    |
| $V_{IL}$ | Low-level input voltage            |                 |        | 0.8    |        | 0.8    | V    |
| VI       | Input voltage                      |                 |        | 5.5    |        | 5.5    | V    |
| IOH      | High-level output current          |                 |        | -24    |        | -32    | mA   |
| loL      | Low-level output current           |                 |        | 48     |        | 64     | mA   |
| Δt/Δν    | Input transition rise or fall rate | Outputs enabled |        | 10     |        | 10     | ns/V |
| TA       | Operating free-air temperature     |                 | -55    | 125    | -40    | 85     | °C   |

NOTE 4: Unused control inputs must be held high or low to prevent them from floating.

# SN54LVT16501, SN74LVT16501 3.3-V ABT 18-BIT UNIVERSAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCBS147G – MAY 1992 – REVISED NOVEMBER 1996

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER            |               | TEST CONDITIONS                                                       |                                  |                                |                    | SN54LVT16501 |      |        | '4LVT16          | 501        | UNIT |
|----------------------|---------------|-----------------------------------------------------------------------|----------------------------------|--------------------------------|--------------------|--------------|------|--------|------------------|------------|------|
| PAI                  | RAMETER       | l lEST                                                                | CONDITIO                         | ONS .                          | MIN                | TYP†         | MAX  | MIN    | TYP <sup>†</sup> | MAX        | UNII |
| VIK                  |               | $V_{CC} = 2.7 \text{ V},$                                             | I <sub>I</sub> = -18             | mA                             |                    |              | -1.2 |        |                  | -1.2       | V    |
|                      |               | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V},$                           | I <sub>OH</sub> = -1             | 100 μΑ                         | V <sub>CC</sub> -0 | .2           |      | VCC-0. | .2               |            |      |
| \/-··                |               | $V_{CC} = 2.7 \text{ V},$                                             | I <sub>OH</sub> = -8             | 3 mA                           | 2.4                |              |      | 2.4    |                  |            | V    |
| VOH                  |               | VCC = 3 V                                                             | I <sub>OH</sub> = -2             | 24 mA                          | 2                  |              |      |        |                  |            | V    |
|                      |               | ∧CC = 2 ∧                                                             | I <sub>OH</sub> = –3             | 32 mA                          |                    |              |      | 2      |                  |            |      |
|                      |               | V <sub>CC</sub> = 2.7 V                                               | I <sub>OL</sub> = 10             | 00 μΑ                          |                    |              | 0.2  |        |                  | 0.2        |      |
|                      |               | vCC = 2.7 v                                                           | I <sub>OL</sub> = 24             | ł mA                           |                    |              | 0.5  |        |                  | 0.5        |      |
| \/a:                 |               |                                                                       | I <sub>OL</sub> = 16             | 6 mA                           |                    |              | 0.4  |        |                  | 0.4        | .,   |
| VOL                  |               | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                | I <sub>OL</sub> = 32             | ? mA                           |                    |              | 0.5  |        |                  | 0.5        | V    |
|                      |               | ACC = 3 A                                                             | I <sub>OL</sub> = 48             | 3 mA                           |                    |              | 0.55 |        |                  |            |      |
|                      |               |                                                                       | I <sub>OL</sub> = 64             | ł mA                           |                    |              |      |        |                  | 0.55       |      |
|                      | Control pins  | V <sub>CC</sub> = 3.6 V,                                              | AI = ACC                         | c or GND                       |                    |              | ±1   |        |                  | ±1         |      |
|                      | Control pins  | $V_{CC} = 0 \text{ or } 3.6 \text{ V},$                               | V <sub>I</sub> = 5.5             | V                              |                    |              | 10   |        |                  | 10         |      |
| l <sub>l</sub>       |               |                                                                       | V <sub>I</sub> = 5.5 V           |                                |                    | 120          |      | 20     |                  | 20         | μΑ   |
|                      | A or B ports‡ | V <sub>CC</sub> = 3.6 V                                               | $V_I = V_{CC}$                   |                                |                    |              | 1    |        |                  | 1          |      |
|                      |               |                                                                       | V <sub>I</sub> = 0               |                                |                    |              | -5   |        |                  | <b>–</b> 5 |      |
| l <sub>off</sub>     |               | $V_{CC} = 0$ ,                                                        | V <sub>I</sub> or V <sub>O</sub> | = 0 to 4.5 V                   |                    |              |      |        |                  | ±100       | μΑ   |
| lia i s              | A or B porto  | VCC = 3 V                                                             | V <sub>I</sub> = 0.8 V           |                                | 75                 |              |      | 75     |                  |            |      |
| <sup>1</sup> I(hold) | A or B ports  | ∧CC = 2 ∧                                                             | V <sub>I</sub> = 2 V             |                                | -75                |              |      | -75    |                  |            | μΑ   |
| lozh                 |               | $V_{CC} = 3.6 \text{ V},$                                             | V <sub>O</sub> = 3 \             | /                              |                    |              |      |        |                  | 1          | μΑ   |
| l <sub>OZL</sub>     |               | $V_{CC} = 3.6 \text{ V},$                                             | $V_0 = 0.5$                      | 5 V                            |                    |              |      |        |                  | -1         | μΑ   |
| Icc                  |               |                                                                       |                                  | Outputs high                   |                    |              | 0.12 |        |                  | 0.12       |      |
|                      |               | $V_{CC} = 3.6 \text{ V},$<br>$V_{I} = V_{CC} \text{ or GND}$          | $I_O = 0$ ,                      | Outputs low                    |                    |              | 5    |        |                  | 5          | mA   |
|                      |               | 1 1 - 1 CC 01 014B                                                    |                                  | Outputs disabled               |                    |              | 0.12 |        |                  | 0.12       |      |
| ∆l <sub>CC</sub> §   |               | $V_{CC} = 3 \text{ V to } 3.6 \text{ V},$ Other inputs at $V_{CC}$ or |                                  | ut at V <sub>CC</sub> – 0.6 V, |                    |              | 0.2  |        |                  | 0.2        | mA   |
| Ci                   |               | V <sub>I</sub> = 3 V or 0                                             |                                  |                                |                    | 3.5          |      |        | 3.5              |            | pF   |
| C <sub>io</sub>      |               | V <sub>O</sub> = 3 V or 0                                             |                                  |                                |                    | 12           |      |        | 12               |            | pF   |



<sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C.
‡ Unused pins at V<sub>CC</sub> or GND
§ This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.

### SN54LVT16501, SN74LVT16501 3.3-V ABT 18-BIT UNIVERSAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

SCBS147G - MAY 1992 - REVISED NOVEMBER 1996

# timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                 |                                    |                             |                   | SN54LVT16501 |                   |       |                   | SN74LVT16501 |       |       |      |  |
|-----------------|------------------------------------|-----------------------------|-------------------|--------------|-------------------|-------|-------------------|--------------|-------|-------|------|--|
|                 |                                    |                             | V <sub>CC</sub> = |              | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> = |              | VCC = | 2.7 V | UNIT |  |
|                 |                                    |                             | MIN               | MAX          | MIN               | MAX   | MIN               | MAX          | MIN   | MAX   |      |  |
| fclock          | f <sub>clock</sub> Clock frequency |                             | 0                 | 150          | 0                 | 125   | 0                 | 150          | 0     | 125   | MHz  |  |
|                 | Pulse duration                     | LE high                     | 3.3               |              | 3.3               |       | 3.3               |              | 3.3   |       | ns   |  |
| t <sub>W</sub>  | Puise duration                     | CLK high or low             | 3.3               |              | 3.3               |       | 3.3               |              | 3.3   |       |      |  |
|                 |                                    | A before CLKAB↑             | 1.6               |              | 2.1               |       | 1.6               |              | 2.1   |       |      |  |
|                 | Catum times                        | B before CLKBA↑             | 1.6               |              | 2.1               |       | 1.6               |              | 2.1   |       |      |  |
| t <sub>su</sub> | Setup time                         | A or B before LE↓, CLK high | 3.1               |              | 2.7               |       | 2.6               |              | 1.9   |       | ns   |  |
|                 |                                    | A or B before LE↓, CLK low  | 2.6               |              | 2.0               |       | 2                 |              | 1.3   |       |      |  |
| +.              | Hold time                          | A or B after CLK↑           | 2                 |              | 2.1               |       | 2                 |              | 2.1   |       | no   |  |
| <sup>t</sup> h  | Hold lifte                         | A or B after LE↓            | 1.3               |              | 1.2               |       | 0.9               |              | 1.2   |       | ns   |  |

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1)

|                  |                 |                | SN54LVT16501                       |     |                         |      | SN74LVT16501                       |                  |     |                         |      |       |    |
|------------------|-----------------|----------------|------------------------------------|-----|-------------------------|------|------------------------------------|------------------|-----|-------------------------|------|-------|----|
| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | V <sub>CC</sub> = 2.7 V |      | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |                  |     | V <sub>CC</sub> = 2.7 V |      | UNIT  |    |
|                  |                 |                | MIN                                | MAX | MIN                     | MAX  | MIN                                | TYP <sup>†</sup> | MAX | MIN                     | MAX  |       |    |
| fmax             |                 |                | 150                                |     | 125                     |      | 150                                |                  |     | 125                     |      | MHz   |    |
| t <sub>PLH</sub> | D or A          | A or B         | 1.7                                | 5.4 |                         | 6.8  | 1.7                                | 3                | 5.4 |                         | 6.8  | ns    |    |
| t <sub>PHL</sub> | B or A          | AOIB           | 1.6                                | 6   |                         | 7.8  | 1.6                                | 3.2              | 5.9 |                         | 7.7  | l IIS |    |
| t <sub>PLH</sub> | LEBA or LEAB    | A or B         | 2.3                                | 7.3 |                         | 9    | 2.3                                | 4                | 7   |                         | 8.5  | ns    |    |
| t <sub>PHL</sub> | LEBA OI LEAD    | AOIB           | 2.7                                | 8.2 |                         | 9.8  | 2.7                                | 4.3              | 7.9 |                         | 9.7  | 115   |    |
| t <sub>PLH</sub> | CLKBA or        | A or B         | 2.5                                | 8.3 |                         | 9.7  | 2.5                                | 4.1              | 7.9 |                         | 9.2  | ns    |    |
| t <sub>PHL</sub> | CLKAB           | AOIB           | 3.5                                | 9.4 |                         | 10.7 | 3.5                                | 5.4              | 8.9 |                         | 10.4 | 115   |    |
| <sup>t</sup> PZH | OFDA OFAR       | A or B         | 1.2                                | 5.1 |                         | 6.1  | 1.2                                | 3                | 5   |                         | 5.9  | 20    |    |
| tPZL             | OEBA or OEAB    | AUIB           | 1.5                                | 5.9 |                         | 7    | 1.5                                | 3                | 5.8 |                         | 6.9  | ns    |    |
| t <sub>PHZ</sub> | OEBA or OEAB    | OFBA or OFAB   | A or B                             | 2.7 | 7.5                     |      | 8.5                                | 2.7              | 4.6 | 7.4                     |      | 8.3   | ne |
| tPLZ             |                 | AUID           | 2.8                                | 6.8 |                         | 7.5  | 2.8                                | 4.7              | 6.7 |                         | 7.2  | ns    |    |

 $<sup>\</sup>dagger$  All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C.

SCBS147G - MAY 1992 - REVISED NOVEMBER 1996

### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_Q = 50 \ \Omega$ ,  $t_f \leq 2.5 \ ns$ .
- D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms





### PACKAGE OPTION ADDENDUM

8-Jun-2005

### **PACKAGING INFORMATION**

| Orderable Device  | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|-------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| 74LVT16501DGGRE4  | ACTIVE                | TSSOP           | DGG                | 56   | 2000           | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-250C-UNLIM           |
| SN74LVT16501DGGR  | ACTIVE                | TSSOP           | DGG                | 56   | 2000           | Pb-Free<br>(RoHS)          | CU NIPDAU        | Level-1-250C-UNLIM           |
| SN74LVT16501DL    | ACTIVE                | SSOP            | DL                 | 56   | 20             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVT16501DLG4  | ACTIVE                | SSOP            | DL                 | 56   | 20             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVT16501DLR   | ACTIVE                | SSOP            | DL                 | 56   | 1000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVT16501DLRG4 | ACTIVE                | SSOP            | DL                 | 56   | 1000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### DL (R-PDSO-G\*\*)

### **48 PINS SHOWN**

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

### DGG (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265