## feATURES

－20－Bit ADC in SO－8 Package
－8ppm INL，No Missing Codes at 20 Bits
－4ppm Full－Scale Error
－0．5ppm Offset
－1．2ppm Noise
－Digital Filter Settles in a Single Cycle．Each Conversion Is Accurate，Even After an Input Step．
－Internal Oscillator－No External Components Required
－Fast Mode：16－Bit Noise， 12 Bits TUE at 100sps
－110dB Min， $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ Notch Filter
－Reference Input Voltage： 0.1 V to $\mathrm{V}_{C C}$
－Live Zero—Extended Input Range Accommodates 12．5\％Overrange and Underrange
■ Single Supply 2．7V to 5.5 V Operation
－Low Supply Current $(200 \mu \mathrm{~A})$ and Auto Shutdown
－Pin Compatible with 24－Bit LTC2400

## APPLICATIONS

－Weight Scales
－Direct Temperature Measurement
－Gas Analyzers
－Strain－Gage Transducers
－Instrumentation
－Data Acquisition
－Industrial Process Control
－4－Digit DVMs

## DESCRIPTIO

The LTC ${ }^{\circledR} 2420$ is a micropower 20 －bit A／D converter with an integrated oscillator，8ppm INL and 1．2ppm RMS noise that operates from 2．7V to 5．5V．It uses delta－sigma technology and provides a digital filter that settles in a single cycle for multiplexed applications．Through a single pin，the LTC2420 can be configured for better than 110dB rejection at 50 Hz or $60 \mathrm{~Hz} \pm 2 \%$ ，or it can be driven by an external oscillator for a user－defined rejection frequency in the range 1 Hz to 800 Hz ．The internal oscillator requires no external frequency setting components．

The converter accepts any external reference voltage from 0.1 V to $\mathrm{V}_{\mathrm{CC}}$ ．With its extended input conversion range of $-12.5 \% V_{\text {REF }}$ to $112.5 \% V_{\text {REF }}$ ，the LTC2420 smoothly resolves the offset and overrange problems of preceding sensors or signal conditioning circuits．
The LTC2420 communicates through a flexible 3－wire digital interface which is compatible with SPI and MICROWIRE ${ }^{\text {TM }}$ protocols．
$\overline{\mathbf{Q Y}}$, LTC and LT are registered trademarks of Linear Technology Corporation． No Latency $\Delta \Sigma$ is a trademark of Linear Technology Corporation． MICROWIRE is a trademark of National Semiconductor Corporation．

## TYPICAL APPLICATION



Total Unadjusted Error vs Output Code


## ABSOLUTG MAXIMUM RATINGS

(Notes 1, 2)
Supply Voltage ($V_{C C}$ ) to GND $\qquad$ -0.3 V to 7 V Analog Input Voltage to GND ....... -0.3 V to (VCC +0.3 V ) Reference Input Voltage to GND .. -0.3 V to ( $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ ) Digital Input Voltage to GND ........ -0.3 V to ( $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ ) Digital Output Voltage to GND ..... -0.3 V to (VCC +0.3 V ) Operating Temperature Range
LTC2420C $\qquad$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
LTC24201 $\qquad$ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage Temperature Range ................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) $\qquad$

## PACKAGE/ORDER INFORMATION

| TOP VIEW |  | ORDER PART NUMBER |
| :---: | :---: | :---: |
| $v_{C C} 1$ | $8 \mathrm{~F}_{0}$ | LTC2420CS8 |
|  | 7 SCK | LTC2420IS8 |
|  | 6 SDO |  |
|  | 5 CS | S8 PART MARKING |
| S8 PACKAGE 8-LEAD PLASTIC SO |  | 2420 |
| $\mathrm{T}_{\text {Jmax }}=125^{\circ} \mathrm{C}, \theta_{\mathrm{JA}}=130^{\circ} \mathrm{C} / \mathrm{W}$ |  | 24201 |

Consult factory for Military grade parts.

COПVERTER CHARACTERISTICS The • denotes specifications which apply over the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Notes 3, 4)

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution (No Missing Codes) | $0.1 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}$, ( ( ote 5) | $\bullet$ | 20 |  |  | Bits |
| Integral Nonlinearity | $\begin{aligned} & V_{\text {REF }}=2.5 \mathrm{~V}(\text { Note } 6) \\ & V_{\text {REF }}=5 \mathrm{~V}(\text { Note } 6) \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 4 \\ & 8 \end{aligned}$ | $\begin{aligned} & 10 \\ & 20 \end{aligned}$ | ppm of $V_{\text {REF }}$ <br> ppm of $V_{\text {REF }}$ |
| Integral Nonlinearity (Fast Mode) | $V_{\text {REF }}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}, 100$ Samples/Second, $\mathrm{f}_{0}=2.048 \mathrm{MHz}$ | $\bullet$ |  | 40 | 250 | ppm of $\mathrm{V}_{\text {REF }}$ |
| Offset Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}$ | - |  | 0.5 | 10 | ppm of $\mathrm{V}_{\text {REF }}$ |
| Offset Error (Fast Mode) | $2.5 \mathrm{~V}<\mathrm{V}_{\text {REF }}<5 \mathrm{~V}, 100$ Samples/Second, $\mathrm{f}_{0}=2.048 \mathrm{MHz}$ |  |  | 3 |  | ppm of $\mathrm{V}_{\text {REF }}$ |
| Offset Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}$ |  |  | 0.04 |  | ppm of $\mathrm{V}_{\text {REF }} /{ }^{\circ} \mathrm{C}$ |
| Full-Scale Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\mathrm{CC}}$ | $\bullet$ |  | 4 | 10 | ppm of $\mathrm{V}_{\text {REF }}$ |
| Full-Scale Error (Fast Mode) | 2.5 V < $\mathrm{V}_{\text {REF }}<5 \mathrm{~V}, 100$ Samples/Second, $\mathrm{f}_{0}=2.048 \mathrm{MHz}$ |  |  | 10 |  | ppm of $\mathrm{V}_{\text {REF }}$ |
| Full-Scale Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}$ |  |  | 0.04 |  | ppm of $\mathrm{V}_{\text {REF }} /{ }^{\circ} \mathrm{C}$ |
| Total Unadjusted Error | $\begin{aligned} & V_{\text {REF }}=2.5 \mathrm{~V} \\ & V_{\text {REF }}=5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} \hline 8 \\ 16 \end{gathered}$ |  | ppm of $V_{\text {REF }}$ ppm of $V_{\text {REF }}$ |
| Output Noise | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ ( Note 13) |  |  | 6 |  | $\mu \mathrm{V}_{\text {RMS }}$ |
| Output Noise (Fast Mode) | $V_{\text {REF }}=5 \mathrm{~V}, 100$ Samples/Second, $\mathrm{f}_{0}=2.048 \mathrm{MHz}$ |  |  | 20 |  | $\mu \mathrm{V}_{\text {RMS }}$ |
| Normal Mode Rejection 60Hz $\pm 2 \%$ | (Note 7) | $\bullet$ | 110 | 130 |  | dB |
| Normal Mode Rejection 50Hz $\pm 2 \%$ | (Note 8) | $\bullet$ | 110 | 130 |  | dB |
| Power Supply Rejection, DC | $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ |  |  | 100 |  | dB |
| Power Supply Rejection, $60 \mathrm{~Hz} \pm 2 \%$ | $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$, (Note 7) |  |  | 110 |  | dB |
| Power Supply Rejection, $50 \mathrm{~Hz} \pm 2 \%$ | $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$, (Note 8) |  |  | 110 |  | dB |

ARPLOC INPUT ARP REFERE』CE The e denotes specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage Range | (Note 14) | - | $-0.125 \cdot \mathrm{~V}_{\text {REF }}$ |  | $1.125 \cdot V_{\text {REF }}$ | V |
| $\mathrm{V}_{\text {REF }}$ | Reference Voltage Range |  | $\bullet$ | 0.1 |  | $\mathrm{V}_{C C}$ | V |
| $\mathrm{C}_{\text {S(IN) }}$ | Input Sampling Capacitance |  |  |  | 1 |  | pF |
| $\mathrm{C}_{\text {S(REF) }}$ | Reference Sampling Capacitance |  |  |  | 1.5 |  | pF |
| $\underline{\text { In(LEAK) }}$ | Input Leakage Current | $\overline{C S}=V_{C C}$ | $\bullet$ | -100 | 1 | 100 | nA |
| $\underline{\text { IREF(LEAK) }}$ | Reference Leakage Current | $V_{\text {REF }}=2.5 \mathrm{~V}, \overline{\mathrm{CS}}=\mathrm{V}_{\text {CC }}$ | $\bullet$ | -100 | 1 | 100 | nA |

## DIGITAL InPUTS AnD DIGITAL OUTPUTS The denotes specifications which apply ver the full

 operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage $\overline{\mathrm{CS}}, \mathrm{F}_{0}$ | $\begin{aligned} & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 3.3 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & 2.5 \\ & 2.0 \end{aligned}$ |  |  | V |
| VIL | Low Level Input Voltage $\overline{\mathrm{CS}}, \mathrm{F}_{0}$ | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V} \end{aligned}$ | $\bullet$ |  |  | $\begin{aligned} & \hline 0.8 \\ & 0.6 \end{aligned}$ | V |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage SCK | $\begin{aligned} & 2.7 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V} \text { (Note 9) } \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 3.3 \mathrm{~V} \text { (Note 9) } \end{aligned}$ | $\bullet$ | $\begin{aligned} & 2.5 \\ & 2.0 \end{aligned}$ |  |  | V |
| VIL | Low Level Input Voltage SCK | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V} \text { (Note 9) } \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V} \text { (Note 9) } \end{aligned}$ | $\bullet$ |  |  | $\begin{aligned} & \hline 0.8 \\ & 0.6 \end{aligned}$ | V |
| 1 IN | Digital Input Current $\overline{\mathrm{CS}}, \mathrm{F}_{0}$ | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| 1 IN | Digital Input Current SCK | $\mathrm{OV} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}($ Note 9) | - | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance $\overline{\mathrm{CS}}, \mathrm{F}_{0}$ |  |  |  | 10 |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance SCK | (Note 9) |  |  | 10 |  | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage SDO | $\mathrm{I}_{0}=-800 \mu \mathrm{~A}$ | $\bullet$ | $\mathrm{V}_{\text {CC }}-0.5$ |  |  | V |
| $\mathrm{V}_{0 \mathrm{~L}}$ | Low Level Output Voltage SDO | $\mathrm{I}_{0}=1.6 \mathrm{~mA}$ | - |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage SCK | $\mathrm{I}_{0}=-800 \mu \mathrm{~A}($ Note 10) | $\bullet$ | $\mathrm{V}_{\text {CC }}-0.5$ |  |  | V |
| $\mathrm{V}_{0 \mathrm{~L}}$ | Low Level Output Voltage SCK | $\mathrm{I}_{0}=1.6 \mathrm{~mA}($ Note 10) | $\bullet$ |  |  | 0.4 | V |
| $\mathrm{l}_{0 Z}$ | High-Z Output Leakage SDO |  | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |

POWER REQUREME円TS The o denotes specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage |  | $\bullet$ | 2.7 |  | 5.5 | V |
| $l_{\text {c }}$ | Supply Current Conversion Mode Sleep Mode | $\begin{aligned} & \overline{C S}=0 V(\text { Note 12 }) \\ & \overline{C S}=V_{\text {CC }}(\text { Note 12 }) \end{aligned}$ | $\bullet$ |  | $\begin{gathered} 200 \\ 20 \end{gathered}$ | $\begin{gathered} 300 \\ 30 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

TIMInG CHARACTERISTICS The e denotes specifications which apply over the full operating temperature
range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {E EOSC }}$ | External Oscillator Frequency Range | 20-Bit Effective Resolution 12-Bit Effective Resolution | $\bullet$ | $\begin{aligned} & \hline 2.56 \\ & 2.56 \end{aligned}$ | $\begin{aligned} & \hline 307.2 \\ & 2.048 \end{aligned}$ | $\begin{gathered} \hline \mathrm{kHz} \\ \mathrm{MHz} \end{gathered}$ |
| theo | External Oscillator High Period |  | $\bullet$ | 0.5 | 390 | $\mu \mathrm{S}$ |
| teo | External Oscillator Low Period |  | $\bullet$ | 0.5 | 390 | $\mu \mathrm{s}$ |
| tconv | Conversion Time | $\begin{array}{\|l\|} \hline \mathrm{F}_{0}=0 \mathrm{~V} \\ \mathrm{~F}_{0}=\mathrm{V}_{c \mathrm{C}} \\ \text { External Oscillator (Note 11) } \\ \hline \end{array}$ | $\begin{aligned} & \bullet \\ & \bullet \\ & \bullet \\ & \hline \end{aligned}$ | $\begin{array}{r} 130.66 \\ 156.80 \\ \hline 2 \\ \hline \end{array}$ | $\begin{array}{cc} \hline 133.33 & 136 \\ 160 & 163.20 \\ \mathrm{~J} / \mathrm{f}_{\text {EOSC }} & \text { (in kHz) } \end{array}$ | ms ms ms |
| $\mathrm{f}_{\text {ISCK }}$ | Internal SCK Frequency | Internal Oscillator (Note 10) External Oscillator (Notes 10, 11) |  |  | $\begin{gathered} 19.2 \\ \mathrm{f}_{\mathrm{EOSC} /} / 8 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{kHz} \\ & \mathrm{kHz} \end{aligned}$ |
| DISCK | Internal SCK Duty Cycle | (Note 10) |  | 45 | 55 | \% |
| fesck | External SCK Frequency Range | (Note 9) | $\bullet$ |  | 2000 | kHz |
| tLESCK | External SCK Low Period | (Note 9) | $\bullet$ | 250 |  | ns |
| thesck | External SCK High Period | (Note 9) | $\bullet$ | 250 |  | ns |
| tout_ISK | Internal SCK 24-Bit Data Output Time | Internal Oscillator (Notes 10, 12) External Oscillator (Notes 10, 11) | $\bullet$ |  | ${ }^{1.25}{ }^{1.28}$ | ms <br> ms |
| tpout_ESCK | External SCK 24-Bit Data Output Time | (Note 9) | $\bullet$ |  | ESCK (in kHz) | ms |
| $\mathrm{t}_{1}$ | $\overline{C S} \downarrow$ to SDO Low Z |  | $\bullet$ | 0 | 150 | ns |
| t2 | $\overline{C S} \uparrow$ to SDO High Z |  | $\bullet$ | 0 | 150 | ns |
| t3 | $\overline{C S} \downarrow$ to SCK $\downarrow$ | (Note 10) | $\bullet$ | 0 | 150 | ns |
| t4 | $\overline{C S} \downarrow$ to SCK $\uparrow$ | (Note 9) | $\bullet$ | 50 |  | ns |
| tкamax | SCK $\downarrow$ to SDO Valid |  | $\bullet$ |  | 200 | ns |
| tкamin | SDO Hold After SCK $\downarrow$ | (Note 5) | $\bullet$ | 15 |  | ns |
| $\mathrm{t}_{5}$ | SCK Set-Up Before CS $\downarrow$ |  | $\bullet$ | 50 |  | ns |
| $\mathrm{t}_{6}$ | SCK Hold After CS $\downarrow$ |  | $\bullet$ |  | 50 | ns |

Note 1: Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.
Note 2: All voltage values are with respect to GND.
Note 3: All voltages are with respect to GND . $\mathrm{V}_{\mathrm{CC}}=2.7$ to 5.5 V unless otherwise specified. RSOURCE $=0 \Omega$.
Note 4: Internal Conversion Clock source with the $F_{0}$ pin tied to GND or to $\mathrm{V}_{\text {CC }}$ or to external conversion clock source with $f_{\text {EOSC }}=153600 \mathrm{~Hz}$ unless otherwise specified.
Note 5: Guaranteed by design, not subject to test.
Note 6: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.
Note 7: $\mathrm{F}_{0}=\mathrm{OV}$ (internal oscillator) or $\mathrm{f}_{\mathrm{EOSC}}=153600 \mathrm{~Hz} \pm 2 \%$ (external oscillator).
Note 8: $\mathrm{F}_{0}=\mathrm{V}_{\text {CC }}$ (internal oscillator) or $\mathrm{f}_{\text {EOSC }}=128000 \mathrm{~Hz} \pm 2 \%$ (external oscillator).

Note 9: The converter is in external SCK mode of operation such that the SCK pin is used as digital input. The frequency of the clock signal driving SCK during the data output is $\mathrm{f}_{\text {ESCK }}$ and is expressed in kHz .
Note 10: The converter is in internal SCK mode of operation such that the SCK pin is used as digital output. In this mode of operation the SCK pin has a total equivalent load capacitance $\mathrm{C}_{\text {LOAD }}=20 \mathrm{pF}$.
Note 11: The external oscillator is connected to the $\mathrm{F}_{0}$ pin. The external oscillator frequency, feosc, is expressed in kHz .
Note 12: The converter uses the internal oscillator.
$\mathrm{F}_{\mathrm{O}}=\mathrm{OV}$ or $\mathrm{F}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$.
Note 13: The output noise includes the contribution of the internal calibration operations.
Note 14: For reference voltage values $\mathrm{V}_{\text {REF }}>2.5 \mathrm{~V}$ the extended input of $-0.125 \cdot V_{\text {REF }}$ to $1.125 \cdot V_{\text {REF }}$ is limited by the absolute maximum rating of the Analog Input Voltage pin (Pin 3). For $2.5 \mathrm{~V}<\mathrm{V}_{\text {REF }} \leq$ $0.267 \mathrm{~V}+0.89 \cdot \mathrm{~V}_{\text {cc }}$ the input voltage range is -0.3 V to $1.125 \cdot \mathrm{~V}_{\text {REF }}$. For $0.267 \mathrm{~V}+0.89 \cdot \mathrm{~V}_{\mathrm{CC}}<\mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}$ the input voltage range is -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$.

## PIn functions

VCC (Pin 1): Positive Supply Voltage. Bypass to GND (Pin 4) with a $10 \mu \mathrm{~F}$ tantalum capacitor in parallel with $0.1 \mu \mathrm{~F}$ ceramic capacitor as close to the part as possible.
$\mathbf{V}_{\text {REF }}$ (Pin2): Reference Input. The reference voltage range is 0.1 V to $\mathrm{V}_{\mathrm{CC}}$.
$\mathrm{V}_{\text {IN }}$ (Pin 3): Analog Input. The input voltage range is $-0.125 \cdot V_{\text {REF }}$ to $1.125 \cdot V_{\text {REF }}$. For $V_{\text {REF }}>2.5 \mathrm{~V}$ the input voltage range may be limited by the pin absolute maximum rating of -0.3 V to $\mathrm{V}_{C C}+0.3 \mathrm{~V}$.
GND (Pin 4): Ground. Shared pin for analog ground, digital ground, reference ground and signal ground. Should be connected directly to a ground plane through a minimum length trace or it should be the single-point-ground in a single point grounding system.
$\overline{\mathbf{C S}}$ (Pin 5): Active LOW Digital Input. A LOW on this pin enables the SDO digital output and wakes up the ADC. Following each conversion, the ADC automatically enters the Sleep mode and remains in this low power state as long as $\overline{\mathrm{CS}}$ is HIGH. A LOW on $\overline{\mathrm{CS}}$ wakes up the ADC. A LOW-to-HIGH transition on this pin disables the SDO digital output. A LOW-to-HIGH transition on $\overline{\text { CS }}$ during the Data Output transfer aborts the data transfer and starts a new conversion.

SDO (Pin 6): Three-State Digital Output. During the data output period this pin is used for serial data output. When the chip select $\overline{C S}$ is HIGH ( $\overline{C S}=V_{C C}$ ), the SDO pin is in a high impedance state. During the Conversion and Sleep periods, this pin can be used as a conversion status output. The conversion status can be observed by pulling CS LOW.

SCK (Pin 7): Bidirectional Digital Clock Pin. In Internal Serial Clock Operation mode, SCK is used as digital output for the internal serial interface clock during the data output period. In External Serial Clock Operation mode, SCK is used as digital input for the external serial interface. A weak internal pull-up is automatically activated in Internal Serial Clock Operation mode. The Serial Clock mode is determined by the level applied to SCK at power up and the falling edge of $\overline{C S}$.
$\mathrm{F}_{0}$ (Pin 8): Frequency Control Pin. Digital input that controls the ADC's notch frequencies and conversion time. When the $F_{0}$ pin is connected to $V_{C C}\left(F_{0}=V_{C C}\right)$, the converter uses its internal oscillator and the digital filter's first null is located at 50 Hz . When the $\mathrm{F}_{0}$ pin is connected to GND ( $\mathrm{F}_{0}=\mathrm{OV}$ ) the converter uses its internal oscillator and the digital filter first null is located at 60 Hz . When $\mathrm{F}_{0}$ is driven by an external clock signal with a frequency $f_{\text {EOSC }}$, the converter uses this signal as its clock and the digital filter first null is located at a frequency $f_{\text {EOSC }} / 2560$.

## APPLICATIONS InFORMATION

The LTC2420 is pin compatible with the LTC2400. The two devices are designed to allow the user to incorporate either device in the same design with no modifications. While the LTC2420 output word length is 24 bits (as opposed to the 32-bit output of the LTC2400), its output clock timing can be identical to the LTC2400. As shown in Figure 1, the LTC2420 data output is concluded on the falling edge of the 24th serial clock (SCK). In order to maintain drop-in compatibility with the LTC2400, it is possible to clock the LTC2420 with an additional 8 serial clock pulses. This results in 8 additional output bits which are always logic HIGH.

## Output Data Format

The LTC2420 serial output data stream is 24 bits long. The first 4 bits represent status information indicating the sign, input range and conversion state. The next 20 bits are the conversion result, MSB first.
Bit 23 (first output bit) is the end of conversion (EOC) indicator. This bit is available at the SDO pin during the conversion and sleep states whenever the $\overline{\mathrm{CS}}$ pin is LOW. This bit is HIGH during the conversion and goes LOW when the conversion is complete.
Bit 22 (second output bit) is a dummy bit (DMY) and is always LOW.

## LTC2420

## APPLICATIONS Information



Figure 1. LTC2420 Compatible Timing with the LTC2400

Bit 21 (third output bit) is the conversion result sign indicator (SIG). If $\mathrm{V}_{\text {IN }}$ is $>0$, this bit is HIGH. If $\mathrm{V}_{\text {IN }}$ is $<0$, this bit is LOW. The sign bit changes state during the zero code. Bit 20 (forth output bit) is the extended input range (EXR) indicator. If the input is within the normal input range $0 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {REF }}$, this bit is LOW. If the input is outside the normal input range, $\mathrm{V}_{\text {IN }}>\mathrm{V}_{\text {REF }}$ or $\mathrm{V}_{\text {IN }}<0$, this bit is HIGH.

The function of these bits is summarized in Table 1.
Table 1. LTC2420 Status Bits

| Input Range | Bit 23 <br> EOC | Bit 22 <br> DMY | Bit 21 <br> SIG | Bit 20 <br> EXR |
| :--- | :---: | :---: | :---: | :---: |
| $V_{\text {IN }}>V_{\text {REF }}$ | 0 | 0 | 1 | 1 |
| $0<V_{I N} \leq V_{\text {REF }}$ | 0 | 0 | 1 | 0 |
| $V_{I N}=0^{+} / 0^{-}$ | 0 | 0 | $1 / 0$ | 0 |
| $V_{\text {IN }}<0$ | 0 | 0 | 0 | 1 |

Bit 19 (fifth output bit) is the most significant bit (MSB).
Bits $19-0$ are the 20 -bit conversion result MSB first.
Bit 0 is the least significant bit (LSB).
Data is shifted out of the SDO pin under control of the serial clock (SCK), see Figure 2. Whenever CS is HIGH, SDO remains high impedance and any SCK clock pulses are ignored by the internal data out shift register.
In order to shift the conversion result out of the device, $\overline{\mathrm{CS}}$ must first be driven LOW. EOC is seen at the SDO pin of the device once $\overline{\mathrm{CS}}$ is pulled LOW. $\overline{\mathrm{EOC}}$ changes real time from HIGH to LOW at the completion of a conversion. This signal may be used as an interrupt for an external microcontroller. Bit 23 (EOC) can be captured on the first rising
edge of SCK. Bit 22 is shifted out of the device on the first falling edge of SCK. The final data bit (Bit 0) is shifted out on the falling edge of the 23rd SCK and may be latched on the rising edge of the 24th SCK pulse. On the falling edge of the 24th SCK pulse, SDO goes HIGH indicating a new conversion cycle has been initiated. This bit serves as EOC (Bit 23) for the next conversion cycle. Table 2 summarizes the output data format.
As long as the voltage on the $V_{I N}$ pin is maintained within the -0.3 V to $\left(\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$ absolute maximum operating range, a conversion result is generated for any input value from -0.125 • $V_{\text {REF }}$ to $1.125 \cdot V_{\text {REF }}$. For input voltages greater than $1.125 \bullet V_{\text {REF }}$, the conversion result is clamped to the value corresponding to 1.125 - $V_{\text {REF }}$. For input voltages below $-0.125 \cdot \mathrm{~V}_{\text {REF }}$, the conversion result is clamped to the value corresponding to $-0.125 \bullet \mathrm{~V}_{\mathrm{REF}}$.

## Operation at Higher Data Output Rates

The LTC2420 typically operates with an internal oscillator of 153.6 kHz . This corresponds to a notch frequency of 60 Hz and an output rate of 7.5 samples/second. The internal oscillator is enabled if the $\mathrm{F}_{0}$ pin is logic LOW (logic HIGH for a 50 Hz notch). It is possible to drive the $\mathrm{F}_{0}$ pin with an external oscillator for higher data output rates. As shown in Figure 3, an external clock of 2.048 MHz applied to the $F_{0}$ pin results in a notch frequency of 800 Hz with a data output rate of 100 samples/second.
Figure 4 shows the total unadjusted error (Offset Error + Full-Scale Error + INL + DNL) as a function of the output data rate with a 5 V reference. The relationship between the

## APPLICATIONS Information



Figure 2. Output Data Timing
Table 2. LTC2420 Output Data Format

| Input Voltage | Bit 23 <br> EOC | Bit 22 <br> DMY | Bit 21 <br> SIG | Bit 20 <br> EXR | Bit 19 <br> MSB | Bit 18 | Bit 17 | Bit 16 | Bit 15 | $\ldots$ | Bit 0 <br> LSB |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IN }}>9 / 8 \cdot V_{\text {REF }}$ | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | $\ldots$ | 1 |
| $9 / 8 \cdot V_{\text {REF }}$ | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | $\ldots$ | 1 |
| $V_{\text {REF }}+1$ LSB | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | $\ldots$ | 0 |
| $V_{\text {REF }}$ | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | $\ldots$ | 1 |
| $3 / 4 V_{\text {REF }}+1$ LSB | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | $\ldots$ | 0 |
| $3 / 4 V_{\text {REF }}$ | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | $\ldots$ | 1 |
| $1 / 2 V_{\text {REF }}+1$ LSB | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | $\ldots$ | 0 |
| $1 / 2 V_{\text {REF }}$ | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | $\ldots$ | 1 |
| $1 / 4 V_{\text {REF }}+1$ LSB | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | $\ldots$ | 0 |
| $1 / 4 V_{\text {REF }}$ | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | $\ldots$ | 1 |
| $0^{+/ 0^{-}}$ | 0 | 0 | $1 / 0^{*}$ | 0 | 0 | 0 | 0 | 0 | 0 | $\ldots$ | 0 |
| $-1 L S B$ | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | $\ldots$ | 1 |
| $-1 / 8 \bullet V_{\text {REF }}$ | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | $\ldots$ | 0 |
| $V_{\text {IN }}^{<-1 / 8 \cdot V_{\text {REF }}}$ | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | $\ldots$ | 0 |

*The sign bit changes state during the 0 code.


Figure 3. Selectable 100 Samples/Second Turbo Mode

## LTC2420

## APPLICATIONS InFORMATION

output data rate (ODR) and the frequency applied to the $\mathrm{F}_{0}$ pin $\left(F_{0}\right)$ is:

$$
O D R=F_{0} / 20480
$$

For output data rates up to 50 samples/second, the total unadjusted error (TUE) is better than 16 bits, and better than 12 bits at 100 samples/second. As shown in Figure 5, for output data rates of 100 samples/second, the TUE is better than 15 bits for $V_{\text {REF }}$ below 2.5 V . Figure 6 shows an unaveraged total unadjusted error for the LTC2420 operating at 100 samples/second with $V_{\text {REF }}=2.5 \mathrm{~V}$. Figure 7 shows the same device operating with a 5 V reference and an output data rate of 7.5 samples/second.

At 100 samples/second, the LTC2420 can be used to capture transient data. This is useful for monitoring settling or auto gain ranging in a system. The LTC2420 can monitor signals at an output rate of 100 samples/second. After acquiring 100 samples/second data the $F_{0}$ pin may be driven LOW enabling 60 Hz rejection to 110 dB and the highest possible DC accuracy. The no latency architecture of the LTC2420 allows consecutive readings (one at 100 samples/second the next at 7.5 samples/second) without interaction between the two readings.


2420 F05
Figure 5. Total Error vs $\mathrm{V}_{\text {REF }}$ (Output Rate $=100$ sps)


Figure 6. Total Unadjusted Error at 100 Samples/Second (No Averaging)


Figure 7. Total Unadjusted Error at 7.5 Samples/Second (No Averaging)

## APPLICATIONS INFORMATION

As shown in Figure 8, the LTC2420 can capture transient data with 90dB of dynamic range (with a 300 mV p-p input signal at 2 Hz ). The exceptional DC performance of the LTC2420 enables signals to be digitized independent of a
large DC offset. Figures 9a and 9b show the dynamic performance with a 15 Hz signal superimposed on a 2V DC level. The same signal with no DC level is shown in Figures 9c and 9d.


8a. Digitized Waveform


8b. Output FFT

Figure 8. Transient Signal Acquisiton


9a. Digitized Waveform with 2V DC Offset


9c. Digitized Waveform with № Offset


9b. FFT Waveform with 2V DC Offset


9d. FFT Waveform with № Offset

## LTC2420

## APPLICATIONS INFORMATION

## Single-Chip Instrumentation Amplifier for the LTC2420

The circuit in Figure 10 is a simple solution for processing differential signals in pressure transducer, weigh scale or strain gauge applications that can operate on a supply voltage range of $\pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$. The circuit uses an $\mathrm{LT}{ }^{\circledR} 1920$ single-chip instrumentation amplifier to perform a differential to single-ended conversion. The amplifier's output voltage is applied to the LTC2420's input and converted to a digital value with an overall accuracy exceeding 17 bits (0.0008\%). Key circuit performance results are shown in Table 3.

The practical gain range for this topology as shown is from 5 to 100 because the LTC2420's wide dynamic range makes gains below 5 virtually unnecessary, whereas gain up to 100 significantly reduce the input referred noise.
The optional passive RC lowpass filter between the amplifier's output and the LTC2420's input attenuates high frequency noise and its effects. Typically, the filter
reduces the magnitude of averaged noise by $30 \%$ and improves resolution by 0.5 bit without compromising linearity. Resistor R2 performs two functions: it isolates C1 from the LTC2420's input and limits the LTC2420's input current should its input voltage drop below -300 mV or swing above $\mathrm{V}_{\text {CC }}+300 \mathrm{mV}$.

The LT1920 is the choice for applications where low cost is important. For applications where more precision is required, the LT1167 is a pin-to-pin alternative choice with a lower offset voltage, lower input bias current and higher gain accuracy than the LT1920. The LT1920's maximum total input-referred offset ( $\mathrm{V}_{\text {OST }}$ ) is $135 \mu \mathrm{~V}$ for a gain of 100. At the same gain, the LT1167's $\mathrm{V}_{\text {OST }}$ is $63 \mu \mathrm{~V}$. At gains of 10 or 100, the LT1920's maximum gain error is $0.3 \%$ and its maximum gain nonlinearity is 30ppm. At the same gains, the LT1167's maximum gain error is $0.1 \%$ and its maximum gain nonlinearity is 15ppm. Table 4 summarizes the performance of Figure 10's circuit using the LT1167.


Figure 10. The LT1920 is a Simple Solution That Converts a Differential Input to a Ground Referred Single-Ended Signal for the LTC2420

## APPLICATIONS INFORMATION

Table 3. Typical Performance of the LTC2420 ADC When Used with the LT1920 Instrumentation Amplifiers in Figure 9's Differential Digitizing Circuit

| PARAMETER | $\mathrm{V}_{S}= \pm 5 \mathrm{~V}$ |  | $V_{S}= \pm 15 \mathrm{~V}$ |  | TOTAL (UNITS) |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $A_{V}=10$ | $A_{V}=100$ | $A_{V}=10$ | $A_{V}=100$ |  |
| Differential Input Voltage Range | -30 to 400 | -3 to 40 | -30 to 500 | -3 to 50 | mV |
| Zero Error | -160 | -2650 | -213 | -2625 | $\mu \mathrm{V}$ |
| Maximum Input Current |  | 2.0 |  |  | nA |
| Nonlinearity | $\pm 8.2$ | $\pm 7.4$ | $\pm 6.5$ | $\pm 6.1$ | ppm |
| Noise (Without Averaging) | 1.8* | 0.25* | 1.5* | 0.27* | $\mu \mathrm{V}_{\text {RMS }}$ |
| Noise (Averaged 64 Readings) | 0.2* | 0.03* | 0.19* | 0.03* | $\mu \mathrm{V}_{\text {RMS }}$ |
| Resolution (with Averaged Readings) | 21 | 20.6 | 21.3 | 20.5 | Bits |
| Overall Accuracy (Uncalibrated) | 17.2 | 17.3 | 17.5 | 18.2 | Bits |
| Common Mode Rejection Ratio |  |  |  |  | dB |
| Common Mode Range | 2/-1.5** | 2.2/-1.7** | 11.5/-11** | 11.7/-11.2** | V |

*Input referred noise for the respective gain. **Typical values based on single lab tested sample of each amplifier.

Table 4. Typical Performance of the LTC2420 ADC When Used with the LT1167 Instrumentation Amplifiers in Figure 9's Differential Digitizing Circuit

| PARAMETER | $\mathrm{V}_{S}= \pm 5 \mathrm{~V}$ |  | $\mathrm{V}_{S}= \pm 15 \mathrm{~V}$ |  | TOTAL (UNITS) |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $A_{V}=10$ | $A_{V}=100$ | $A_{V}=10$ | $A_{V}=100$ |  |
| Differential Input Voltage Range | -30 to 400 | -3 to 40 | -30 to 500 | -3 to 50 | mV |
| Zero Error | -94 | -1590 | -110 | -1470 | $\mu \mathrm{V}$ |
| Maximum Input Current |  | 0.5 |  |  | nA |
| Nonlinearity | $\pm 4.1$ | $\pm 4.4$ | $\pm 4.1$ | $\pm 3.7$ | ppm |
| Noise (Without Averaging) | 1.4* | 0.19* | 1.5* | 0.18* | $\mu \mathrm{V}_{\text {RMS }}$ |
| Noise (Averaged 64 Readings) | 0.18* | 0.02* | 0.19 * | 0.02* | $\mu \mathrm{V}_{\text {RMS }}$ |
| Resolution (with Averaged Readings) | 21.4 | 21.0 | 21.3 | 21.1 | Bits |
| Overall Accuracy (Uncalibrated) | 18.2 | 18.1 | 18.2 | 19.4 | Bits |
| Common Mode Rejection Ratio |  |  |  |  | dB |
| Common Mode Range | 2/-1.5** | 2.2/-1.7** | 11.5/-11** | 11.7/-11.2** | V |

[^0]
## PACKAGE INFORMATION <br> Dimensions in inches (millimeters) unless otherwise noted.

S8 Package
8-Lead Plastic Small Outline (Narrow 0.150)
(LTC DWG \# 05-08-1610)

*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006 " ( 0.152 mm ) PER SIDE
**DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" ( 0.254 mm ) PER SIDE

S08 1298

## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT1019 | Precision Bandgap Reference, 2.5V, 5V | 3ppm/ ${ }^{\circ} \mathrm{C}$ Drift, $0.05 \%$ Max |
| LT1025 | Micropower Thermocouple Cold Junction Compensator | $0.5{ }^{\circ} \mathrm{C}$ Initial Accuracy, $80 \mu \mathrm{~A}$ Supply Current |
| LTC1043 | Dual Precision Instrumentation Switched Capacitor Building Block | Precise Charge, Balanced Switching, Low Power |
| LTC1050 | Precision Chopper Stabilized Op Amp | No External Components $5 \mu \mathrm{~V}$ Offset, $1.6 \mu \mathrm{~V}_{\text {P-p }}$ Noise |
| LT1236A-5 | Precision Bandgap Reference, 5V | 0.05\% Max, 5ppm/ ${ }^{\circ} \mathrm{C}$ Drift |
| LTC1391 | 8-Channel Multiplexer | Low $\mathrm{R}_{0 \mathrm{~N}}$ : $45 \Omega$, Low Charge Injection, Serial Interface |
| LT1460 | Micropower Series Reference | $0.075 \%$ Max, $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Max Drift, 2.5V, 5 V and 10V Versions, MSOP, PDIP, SO-8, SOT-23 and T0-92 Packages |
| LTC2400 | 24-Bit $\mu$ Power, No Latency $\triangle \Sigma$ ADC in S0-8 | 4ppm INL, 10ppm Total Unadjusted Error, 200 $\mu \mathrm{A}$ |
| LTC2408 | 8-Channel, 24-Bit No Latency $\Delta \Sigma$ ADC | 4ppm INL, 10ppm Total Unadjusted Error, $200 \mu \mathrm{~A}$ |


[^0]:    *Input referred noise for the respective gain. **Typical values based on single lab tested sample of each amplifier.

