Data sheet acquired from Harris Semiconductor SCHS205I # CD54HC4049, CD74HC4049, CD54HC4050, CD74HC4050 # High-Speed CMOS Logic Hex Buffers, Inverting and Non-Inverting February 1998 - Revised February 2005 #### Features - Typical Propagation Delay: 6ns at V<sub>CC</sub> = 5V, C<sub>L</sub> = 15pF, T<sub>A</sub> = 25°C - High-to-Low Voltage Level Converter for up to V<sub>I</sub> = 16V - Fanout (Over Temperature Range) - Standard Outputs......10 LSTTL Loads - Bus Driver Outputs ...... 15 LSTTL Loads - Wide Operating Temperature Range . . . –55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: $N_{IL}$ = 30%, $N_{IH}$ = 30% of $V_{CC}$ at $V_{CC}$ = 5V #### **Pinout** CD54HC4049, CD54HC4050 (CERDIP) CD74HC4049, CD74HC4050 (PDIP, SOIC, SOP, TSSOP) TOP VIEW | <u>4049</u> | <u>4050</u> | <br>l | <u>4050</u> | <u>4049</u> | |-----------------|-------------------|-------|-------------|-------------| | $v_{\text{CC}}$ | V <sub>CC</sub> 1 | 16 | NC | NC | | <u>1Y</u> | 1Y 2 | 15 | 6Y | 6Y | | 1A | 1A 3 | 14 | 6A | 6A | | <b>2</b> Y | 2Y 4 | 13 | NC | NC | | 2A | 2A 5 | 12 | 5Y | <u>5Y</u> | | <b>3Y</b> | 3Y 6 | 11 | 5A | 5A | | 3A | 3A 7 | 10 | 4Y | <b>4Y</b> | | GND | GND 8 | 9 | 4A | 4A | | | | | | | # Description The 'HC4049 and 'HC4050 are fabricated with high-speed silicon gate technology. They have a modified input protection structure that enables these parts to be usedas logic level translators which convert high-level logic to a low-level logic while operating off the low-level logic supply. For example, 15-V input pulse levels can be down-converted to 0-V to 5-V logic levels. The modified input protection structure protects the input from negative electrostatic discharge. These parts also can be used as simple buffers or inverters without level translation. The 'HC4049 and 'HC4050 are enhanced versions of equivalent CMOS types. # **Ordering Information** | PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | |---------------|---------------------|--------------| | CD54HC4049F3A | -55 to 125 | 16 Ld CERDIP | | CD54HC4050F3A | -55 to 125 | 16 Ld CERDIP | | CD74HC4049E | -55 to 125 | 16 Ld PDIP | | CD74HC4049M | -55 to 125 | 16 Ld SOIC | | CD74HCT4050MT | -55 to 125 | 16 Ld SOIC | | CD74HC4049M96 | -55 to 125 | 16 Ld SOIC | | CD74HC4049NSR | -55 to 125 | 16 Ld SOP | | CD74HC4049PW | -55 to 125 | 16 Ld TSSOP | | CD74HC4049PWR | -55 to 125 | 16 Ld TSSOP | | CD74HC4049PWT | -55 to 125 | 16 Ld TSSOP | | CD74HC4050E | -55 to 125 | 16 Ld PDIP | | CD74HC4050M | -55 to 125 | 16 Ld SOIC | | CD74HC4050MT | -55 to 125 | 16 Ld SOIC | | CD74HC4050M96 | -55 to 125 | 16 Ld SOIC | | CD74HC4050NSR | -55 to 125 | 16 Ld SOP | | CD74HC4050PW | -55 to 125 | 16 Ld TSSOP | | CD74HC4050PWR | -55 to 125 | 16 Ld TSSOP | | CD74HC4050PWT | -55 to 125 | 16 Ld TSSOP | NOTE: When ordering, use the entire part number. The suffixes 96 and R denote tape and reel. The suffix T denotes a small-quantity reel of 250. # CD54HC4049, CD74HC4049, CD54HC4050, CD74HC4050 # Functional Diagram # Logic Diagrams HC4049 **─○─○ ▽ ▽** HC4050 # CD54HC4049, CD74HC4049, CD54HC4050, CD74HC4050 #### **Absolute Maximum Ratings** | DC Supply Voltage, V <sub>CC</sub> 0.5V to 7V | |---------------------------------------------------------------------------------| | | | Input Voltage Range | | DC Input Diode Current, I <sub>IK</sub> | | For V <sub>I</sub> < -0.5V20mA | | DC Output Diode Current, IOK | | For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ | | DC Output Source or Sink Current per Output Pin, IO | | For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ | | DC V <sub>CC</sub> or Ground Current, I <sub>CC or</sub> I <sub>GND</sub> ±50mA | #### **Operating Conditions** | Temperature Range (T <sub>A</sub> )55°C to 125°C | |--------------------------------------------------| | Supply Voltage Range, V <sub>CC</sub> | | HC Types2V to 6V | | HCT Types | | DC Input Voltage, V <sub>1</sub> | | DC Output Voltage, VO | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | #### **Thermal Information** | Package Thermal Impedance, θ <sub>JA</sub> (see Note 1): | | |-------------------------------------------------------------------------|---| | E (PDIP) Package | W | | M (SOIC) Package73°C/\ | W | | NS (SOP) Package | V | | PW (TSSOP) Package | V | | Maximum Junction Temperature (Hermetic Package or Die) 175 <sup>0</sup> | С | | Maximum Junction Temperature (Plastic Package) 150 <sup>o</sup> | С | | Maximum Storage Temperature Range65°C to 150° | С | | Maximum Lead Temperature (Soldering 10s)300 <sup>o</sup> | С | | (SOIC - Lead Tips Only) | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. The package thermal impedance is calculated in accordance with JESD 51-7. ### **DC Electrical Specifications** | | | TES<br>CONDI | | V <sub>CC</sub> | | 25°C | | -40°C 1 | го 85°С | | C TO<br>5°C | | | |--------------------------|-----------------|----------------------------------------------------|---------------------|-----------------|------|------|------|---------|---------|------|-------------|-------|---| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | | HC TYPES | | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | V | | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | V | | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | | High Level Output | VOH , | V <sub>OH</sub> V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | | Voltage<br>CMOS Loads | | | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | | O.MOO Edudo | | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | High Level Output | | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Voltage<br>TTL Loads | | | -5.2 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | V | | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | Voltage<br>CMOS Loads | | | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | O.MOO Edudo | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | Low Level Output | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | Voltage<br>TTL Loads | | | 5.2 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | Input Leakage<br>Current | II | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μΑ | | | | | 15 | - | 6 | - | - | ±0.5 | - | ±5 | - | ±5 | | | ## CD54HC4049, CD74HC4049, CD54HC4050, CD74HC4050 # DC Electrical Specifications (Continued) | | | TE:<br>CONDI | | Vcc | 25°C | | | -40°C TO 85°C | | –55°C TO<br>125°C | | | |-----------------------------|--------|---------------------------|---------------------|-----|------|-----|-----|---------------|-----|-------------------|-----|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 2 | - | 20 | - | 40 | μА | #### Switching Specifications Input t<sub>r</sub>, t<sub>f</sub> = 6ns | | | TEST | | 25°C | | –40°C TO<br>85°C | | –55°C TO<br>125°C | | | | |--------------------------------------------|-------------------------------------|-----------------------|---------------------|------|-----|------------------|-----|-------------------|-----|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | $C_L = 50pF$ | 2 | - | - | 85 | - | 105 | - | 130 | ns | | nA to nY HC4049<br>nA to nY HC4050 | | | 4.5 | - | - | 17 | - | 21 | - | 26 | ns | | 117 (6 111 116 1666 | | | 6 | - | - | 14 | - | 18 | - | 22 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 6 | - | - | - | - | - | ns | | Transition Times (Figure 1) | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 75 | - | 95 | - | 110 | ns | | | | | 4.5 | - | - | 15 | - | 19 | - | 22 | ns | | | | | 6 | - | - | 13 | - | 16 | - | 19 | ns | | Input Capacitance | Cl | - | - | - | - | 10 | - | 10 | - | 10 | pF | | Power Dissipation Capacitance (Notes 2, 3) | C <sub>PD</sub> | - | 5 | - | 35 | - | - | - | - | - | pF | #### NOTES: - 2. $C_{PD}$ is used to determine the dynamic power consumption, per gate. 3. $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$ where $f_i$ = Input Frequency, $C_L$ = Output Load Capacitance, $V_{CC}$ = Supply Voltage. ## Test Circuit and Waveform FIGURE 1. HC AND HCU TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC ## **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | 5962-8681901EA | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | Level-NC-NC-NC | | 5962-8682001EA | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD54HC4049F3A | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD54HC4050F3A | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD74HC4049E | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HC4049M | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049M96 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049M96E4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049ME4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049MT | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049MTE4 | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049NSRE4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049PW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049PWE4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049PWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049PWRE4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049PWT | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4049PWTE4 | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050E | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HC4050EE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HC4050M | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050M96 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050M96E4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050ME4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050MT | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050MTE4 | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & | CU NIPDAU | Level-1-260C-UNLIM | com 26-Sep-2005 | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp (3) | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|--------------------| | | | | | | | no Sb/Br) | | | | CD74HC4050NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050NSRE4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050PW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050PWG4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050PWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050PWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050PWT | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4050PWTG4 | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | | | | | | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated Copyright © Each Manufacturing Company. All Datasheets cannot be modified without permission. This datasheet has been download from: www.AllDataSheet.com 100% Free DataSheet Search Site. Free Download. No Register. Fast Search System. www.AllDataSheet.com