**Technical Data** # 3.3 V ECL/PECL/HSTL/LVDS ÷2/4, ÷4/5/6 Clock Generation Chip The MC100ES6139 is a low skew $\div 2/4$ , $\div 4/5/6$ clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended ECL or, if positive power supplies are used, LVPECL input signals. In addition, by using the V<sub>BB</sub> output, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the V<sub>BB</sub> output should be connected to the $\overline{\text{CLK}}$ input and bypassed to ground via a 0.01 $\mu$ F capacitor. The common enable $(\overline{\text{EN}})$ is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input. Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple ES6139s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one ES6139, the MR pin need not be exercised as the internal divider design ensures synchronization between the $\pm 2/4$ and the $\pm 4/5/6$ outputs of a single device. All $V_{CC}$ and $V_{EE}$ pins must be externally connected to power supply to guarantee proper operation. The 100ES Series contains temperature compensation. #### **Features** - Maximum Frequency >1.0 GHz Typical - 50 ps Output-to-Output Skew - PECL Mode Operating Range: V<sub>CC</sub> = 3.135 V to 3.8 V with V<sub>EE</sub> = 0 V - ECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>FF</sub> = -3.135 V to -3.8 V - · Open Input Default State - · Synchronous Enable/Disable - Master Reset for Synchronization of Multiple Chips - V<sub>BB</sub> Output - LVDS and HSTL Input Compatible - 20-Lead Pb-Free Package Available # MC100ES6139 DT SUFFIX 20-LEAD TSSOP PACKAGE CASE 948E-03 EJ SUFFIX 20-LEAD TSSOP PACKAGE Pb-FREE PACKAGE CASE 948E-03 | ORDERING INFORMATION | | | | | |----------------------|--------------------|--|--|--| | Device | Package | | | | | MC100ES6139DT | TSSOP-20 | | | | | MC100ES6139DTR2 | TSSOP-20 | | | | | MC100ES6139EJ | TSSOP-20 (Pb-Free) | | | | | MC100ES6139EJR2 | TSSOP-20 (Pb-Free) | | | | Warning: All $V_{CC}$ and $V_{EE}$ pins must be externally connected to Power Supply to guarantee proper operation. Figure 1. 20-Lead Pinout (Top View) Table 1. Pin Description | Pin | Function | |-----------------------------------------|-------------------------------| | CLK <sup>(1)</sup> , CLK <sup>(1)</sup> | ECL Diff Clock Inputs | | EN <sup>(1)</sup> | ECL Sync Enable | | MR <sup>(1)</sup> | ECL Master Reset | | $V_{BB}$ | ECL Reference Output | | Q0, Q1, Q0, Q1 | ECL Diff ÷2/4 Outputs | | Q2, Q3, <del>Q2</del> , <del>Q3</del> | ECL Diff ÷4/5/6 Outputs | | DIVSELa <sup>(1)</sup> | ECL Freq. Select Input ÷2/4 | | DIVSELb0 <sup>(1)</sup> | ECL Freq. Select Input ÷4/5/6 | | DIVSELb1 <sup>(1)</sup> | ECL Freq. Select Input ÷4/5/6 | | V <sub>CC</sub> | ECL Positive Supply | | $V_{EE}$ | ECL Negative Supply | 1. Pins will default low when left open. Figure 2. Logic Diagram **Table 2. Function Tables** | CLK | EN | MR | Function | |-----|----|----|------------| | Z | L | L | Divide | | ZZ | Н | L | Hold Q0:3 | | X | X | Н | Reset Q0:3 | X = Don't Care Z = Low-to-High Transition ZZ = High-to-Low Transition | DIVS | SELa | Q0:1 Outputs | |------------------|-------------|----------------------------------------------------------| | L<br>H | | Divide by 2<br>Divide by 4 | | DIVSELb0 | DIVSELb1 | Q2:3 Outputs | | L<br>H<br>L<br>H | L<br>L<br>H | Divide by 4<br>Divide by 6<br>Divide by 5<br>Divide by 5 | Figure 3. Timing Diagram Figure 4. Timing Diagram Table 3. Attributes | Characteristics | Value | | |----------------------------------|-----------------------------------------------------------|-----------------------------| | Internal Input Pulldown Resistor | | 75 kΩ | | Internal Input Pullup Resistor | 75 kΩ | | | ESD Protection | Human Body Model<br>Machine Model<br>Charged Device Model | > 4 kV<br>> 200 V<br>> 2 kV | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test Table 4. Maximum Ratings<sup>(1)</sup> | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Units | |-------------------|---------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|-------------|----------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 3.9 | V | | V <sub>EE</sub> | ECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -3.9 | V | | V <sub>I</sub> | PECL Mode Input Voltage<br>ECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 3.9<br>-3.9 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | TA | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 LFPM<br>500 LFPM | 20 TSSOP<br>20 TSSOP | 74<br>64 | °C/W | <sup>1.</sup> Maximum Ratings are those values beyond which device damage may occur. **Table 5. DC Characteristics** ( $V_{CC} = 0 \text{ V}, V_{EE} = -3.8 \text{ V} \text{ to } -3.135 \text{ V} \text{ or } V_{CC} = 3.135 \text{ V} \text{ to } 3.8 \text{ V}, V_{EE} = 0 \text{ V})$ <sup>(1)</sup> | Symbol | Characteristic | −40°C | | | 0°C to 85°C | | | Unit | |------------------|-------------------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-------| | Symbol | - Charasterione | Min | Тур | Max | Min | Тур | Max | Ullit | | I <sub>EE</sub> | Power Supply Current | | 35 | 60 | | 35 | 60 | mA | | V <sub>OH</sub> | Output HIGH Voltage <sup>(2)</sup> | V <sub>CC</sub> –1150 | V <sub>CC</sub> –1020 | V <sub>CC</sub> -800 | V <sub>CC</sub> –1200 | V <sub>CC</sub> –970 | V <sub>CC</sub> –750 | mV | | V <sub>OL</sub> | Output LOW Voltage <sup>(2)</sup> | V <sub>CC</sub> –1950 | V <sub>CC</sub> –1620 | V <sub>CC</sub> –1250 | V <sub>CC</sub> –2000 | V <sub>CC</sub> –1680 | V <sub>CC</sub> –1300 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | V <sub>CC</sub> –1165 | | V <sub>CC</sub> -880 | V <sub>CC</sub> -1165 | | V <sub>CC</sub> –880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | V <sub>CC</sub> –1810 | | V <sub>CC</sub> -1475 | V <sub>CC</sub> –1810 | | V <sub>CC</sub> –1475 | mV | | V <sub>BB</sub> | Output Reference Voltage | V <sub>CC</sub> –1400 | | V <sub>CC</sub> –1200 | V <sub>CC</sub> -1400 | | V <sub>CC</sub> –1200 | mV | | V <sub>PP</sub> | Differential Input Voltage <sup>(3)</sup> | 0.12 | | 1.3 | 0.12 | | 1.3 | V | | V <sub>CMR</sub> | Differential Cross Point Voltage <sup>(4)</sup> | V <sub>EE</sub> +0.2 | | V <sub>CC</sub> -1.1 | V <sub>EE</sub> +0.2 | | V <sub>CC</sub> –1.1 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | μΑ | <sup>1.</sup> MC100ES6139 circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500 lfpm is maintained. <sup>2.</sup> All loading with 50 $\Omega$ to $\mbox{V}_{\mbox{CC}}\mbox{--}2.0$ volts. <sup>3.</sup> $V_{PP}$ (DC) is the minimum differential input voltage swing required to maintain device functionality. <sup>4.</sup> V<sub>CMR</sub> (DC) is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the V<sub>CMR</sub> (DC) range and the input swing lies within the V<sub>PP</sub> (DC) specification. **Table 6. AC Characteristics** ( $V_{CC} = 0 \text{ V}, V_{EE} = -3.8 \text{ V} \text{ to } -3.135 \text{ V} \text{ or } V_{CC} = 3.135 \text{ V} \text{ to } 3.8 \text{ V}, V_{EE} = 0 \text{ V})$ <sup>(1)</sup> | Symbol | Characte | riotio | | -40°C | | | 25°C | | | 85°C | | Unit | |----------------------------------------|---------------------------------------------------|------------------------|----------------------|------------|----------------------|----------------------|------------|----------------------|----------------------|------------|----------------------|------| | Symbol | Character | istic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Onit | | f <sub>max</sub> | Maximum Frequenc | у | | > 1 | | | > 1 | | | > 1 | | GHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay | CLK, Q (Diff)<br>MR, Q | 550<br>400 | | 850<br>850 | 550<br>400 | | 850<br>850 | 550<br>400 | | 850<br>850 | ps | | t <sub>RR</sub> | Reset Recovery | | 200 | 100 | | 200 | 100 | | 200 | 100 | | ps | | t <sub>s</sub> | Setup Time | EN, CLK<br>DIVSEL, CLK | 200<br>400 | 120<br>180 | | 200<br>400 | 120<br>180 | | 200<br>400 | 120<br>180 | | ps | | t <sub>h</sub> | Hold Time | CLK, EN<br>CLK, DIVSEL | 100<br>200 | 50<br>140 | | 100<br>200 | 50<br>140 | | 100<br>200 | 50<br>140 | | ps | | t <sub>PW</sub> | Minimum Pulse Wid | th MR | 550 | 450 | | 550 | 450 | | 550 | 450 | | ps | | t <sub>SKEW</sub> | Within Device Skew Q, Q @ San Device-to-Device Sk | me Frequency | | | 100<br>50<br>300 | | | 100<br>50<br>300 | | | 100<br>50<br>300 | ps | | t <sub>JITTER</sub> | Cycle-to-Cycle Jitter | · (RSM 1σ) | | | 1 | | | 1 | | | 1 | ps | | V <sub>PP</sub> | Input Voltage Swing | (Differential) | 200 | | 1200 | 200 | | 1200 | 200 | | 1200 | mV | | V <sub>CMR</sub> | Differential Cross Po | oint Voltage | V <sub>EE</sub> +0.2 | | V <sub>CC</sub> -1.2 | V <sub>EE</sub> +0.2 | | V <sub>CC</sub> -1.2 | V <sub>EE</sub> +0.2 | | V <sub>CC</sub> -1.2 | V | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Tim<br>(20% – 80%) | nes Q, Q | 50 | | 300 | 50 | | 300 | 50 | | 300 | ps | - 1. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to $V_{CC}$ –2.0 V. 2. Skew is measured between outputs under identical transitions. Duty cycle skew is defined only for differential operation when the delays are measured from the cross point of the inputs to the cross point of the outputs. Figure 5. Typical Termination for Output Driver and Device Evaluation # **PACKAGE DIMENSIONS** | © FREE | ESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | | MECHANICA | L OUTLINE | PRINT VERSION NE | IT TO SCALE | |--------|----------------------------------------------------|------|--------------|-------------|------------------|-------------| | TITLE: | | | 1 11 1 | DOCUMENT NO | : 98ASH70169A | RE∨: B | | | 20 LD TSSOP, PI | ITCH | 0.65MM | CASE NUMBER | 948E-03 | 09 MAR 2005 | | | | | STANDARD: JE | DEC | | | PAGE 1 OF 3 ## CASE 948E-03 ISSUE B 20-LEAD TSSOP PACKAGE # **PACKAGE DIMENSIONS** | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | | | PRINT VERSION NO | IT TO SCALE | |------------------------------------------------------|---------------------------|--------------|------------------|-------------| | TITLE: | | DOCUMENT NO | ]: 98ASH70169A | RE√: B | | 20 LD TSSOP, PITC | 20 LD TSSOP, PITCH 0.65MM | | 2: 948E-03 | 09 MAR 2005 | | | | STANDARD: JE | IDEC | | PAGE 2 OF 3 ## CASE 948E-03 ISSUE B 20-LEAD TSSOP PACKAGE MC100ES6139 #### PACKAGE DIMENSIONS #### NOTES: - 1. CONTROLLING DIMENSION: MILLIMETER - 2. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M-1982. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY | | Λ | | |---|---|---| | Ι | 7 | / | /7\ DIMENSIONS ARE TO BE DETERMINED AT DATUM PLANE | _ | W | - | |---|---|---| | © FREE | SCALE SEMICONDUCTOR,<br>ALL RIGHTS RESERVED. | INC. | MECHANICA | L OUTLINE | PRINT VERSION NO | TO SCALE | |--------|----------------------------------------------|--------|-------------|-----------------|------------------|----------| | TITLE: | 20 LD TSSOP, PITCH | | | DOCUMENT NO | J: 98ASH70169A | RE∨: B | | | | 0.65MM | CASE NUMBER | 948E-03 | 09 MAR 2005 | | | | | | | STANDARD: JEDEC | | | PAGE 3 OF 3 **CASE 948E-03 ISSUE B 20-LEAD TSSOP PACKAGE** # **NOTES** # **NOTES** # **NOTES** #### How to Reach Us: Home Page: www.freescale.com E-mail: support@freescale.com #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com ### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005. All rights reserved. Copyright © Each Manufacturing Company. All Datasheets cannot be modified without permission. This datasheet has been download from: www.AllDataSheet.com 100% Free DataSheet Search Site. Free Download. No Register. Fast Search System. www.AllDataSheet.com