# CY7C1021B CY7C10211B # 1-Mbit (64K x 16) Static RAM #### **Features** Temperature Ranges Commercial: 0°C to 70°C Industrial: -40°C to 85°C Automotive: -40°C to 125°C High speed - t<sub>AA</sub> = 10 ns (Commercial & Industrial) - t<sub>AA</sub> = 15 ns (Automotive) CMOS for optimum speed/power Low active power — 825 mW (max.) Automatic power-down when deselected · Independent control of upper and lower bits · Available in 44-pin TSOP II and 400-mil SOJ Also available in Lead (Pb)-Free 44-pin TSOP II #### Functional Description[1] The CY7C1021B/10211B is a high-performance CMOS static RAM organized as 65,536 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected. Writing to the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>1</sub> through I/O<sub>8</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>15</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>9</sub> through I/O<sub>16</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>15</sub>). Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>1</sub> to I/O<sub>8</sub>. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O<sub>9</sub> to I/O<sub>16</sub>. See the truth table at the back of this data sheet for a complete description of read and write modes. The input/output pins (I/O<sub>1</sub> through I/O<sub>16</sub>) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW). The CY7C1021B/10211B is available in standard 44-pin TSOP Type II and 400-mil-wide SOJ packages. Customers should use part number CY7C10211B when ordering parts with 10-ns $t_{AA}$ , and CY7C1021B when ordering 12- and 15-ns $t_{AA}$ . Note: 1. For best-practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com. ## **Selection Guide** | | | 7C10211B-10 | 7C1021B-12 | 7C1021B-15 | |-----------------------------------|---------------|-------------|------------|------------| | Maximum Access Time (ns) | | 10 | 12 | 15 | | Maximum Operating Current (mA) | Com'l / Ind'l | 150 | 140 | 130 | | | Automotive | - | - | 150 | | Maximum CMOS Standby Current (mA) | Com'l / Ind'l | 10 | 10 | 10 | | | Automotive | - | - | 15 | | | L Version | 0.5 | 0.5 | 0.5 | # **Pin Configurations** #### **Pin Definitions** | Pin Name | SOJ, TSOP-Pin Number | I/O Type | Description | |-------------------------------------|------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>15</sub> | 1-5,18-21, 24-27, 42-44 | Input | Address Inputs used to select one of the address locations. | | I/O <sub>1</sub> –I/O <sub>16</sub> | 7–10, 13–16, 29–32,<br>35–38 | Input/Output | <b>Bidirectional Data I/O lines</b> . Used as input or output lines depending on operation. | | NC | 22, 23, 28 | No Connect | No Connects. Not connected to the die. | | WE | 17 | Input/Control | <b>Write Enable Input, active LOW</b> . When selected LOW, a Write is conducted. When deselected HIGH, a Read is conducted. | | CE | 6 | Input/Control | Chip Enable Input, active LOW. When LOW, selects the chip. When HIGH, deselects the chip. | | BHE, BLE | 39, 40 | Input/Control | Byte Write Select Inputs, active LOW. $\overline{\text{BLE}}$ controls I/O <sub>8</sub> –I/O <sub>1</sub> , $\overline{\text{BHE}}$ controls I/O <sub>16</sub> –I/O <sub>9</sub> . | | ŌĒ | 41 | Input/Control | Output Enable, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. | | V <sub>SS</sub> | 12, 34 | Ground | <b>Ground for the device</b> . Should be connected to ground of the system. | | V <sub>CC</sub> | 11, 33 | Power Supply | Power Supply inputs to the device. | ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied......-55°C to +125°C Supply Voltage on $V_{CC}$ to Relative $\mbox{GND}^{\mbox{\scriptsize [2]}}$ .... –0.5V to +7.0V DC Voltage Applied to Outputs in High Z State $^{[2]}$ ......–0.5V to $\rm V_{CC} + 0.5V$ DC Input Voltage<sup>[2]</sup>.....-0.5V to V<sub>CC</sub>+0.5V | Static Discharge Voltage | >2001V | |--------------------------------|---------| | (per MIL-STD-883, Method 3015) | | | Latch-Up Current | >200 mA | #### **Operating Range** | Range | Ambient<br>Temperature (T <sub>A</sub> ) <sup>[3]</sup> | V <sub>cc</sub> | |------------|---------------------------------------------------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 10% | | Industrial | –40°C to +85°C | 5V ± 10% | | Automotive | -40°C to +125°C | 5V ± 10% | ## **Electrical Characteristics** Over the Operating Range Current into Outputs (LOW)......20 mA | | | Test | | 7C102 | 11B-10 | 7C102 | 1B-12 | 7C102 | 7C1021B-15 | | |------------------|------------------------------------------------|----------------------------------------------------------------------|---------------|-------|--------|-------|-------|-------|------------|----| | Parameter | Description | Conditio | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | V <sub>OH</sub> | Output HIGH<br>Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = -4.0 | mA | 2.4 | | 2.4 | | 2.4 | | V | | V <sub>OL</sub> | Output LOW<br>Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 m | A | | 0.4 | | 0.4 | | 0.4 | V | | V <sub>IH</sub> | Input HIGH<br>Voltage | | | 2.2 | 6.0 | 2.2 | 6.0 | 2.2 | 6.0 | V | | V <sub>IL</sub> | Input LOW<br>Voltage <sup>[2]</sup> | | | -0.5 | 0.8 | -0.5 | 0.8 | -0.5 | 0.8 | V | | I <sub>IX</sub> | Input Load | $GND \le V_I \le V_{CC}$ | Com'l / Ind'l | -1 | +1 | -1 | +1 | -1 | +1 | μА | | | Current | Automoti | | - | - | - | - | -4 | +4 | μА | | I <sub>OZ</sub> | Output Leakage | $GND \leq V_{I} \leq V_{CC},$ | Com'l / Ind'l | -1 | +1 | -1 | +1 | -1 | +1 | μΑ | | | Current | Output Disabled | Automotive | - | - | - | - | -4 | +4 | μΑ | | I <sub>OS</sub> | Output Short<br>Circuit Current <sup>[4]</sup> | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GN | ND | | -300 | | -300 | | -300 | mA | | I <sub>CC</sub> | V <sub>CC</sub> Operating | $V_{CC} = Max., I_{OUT} = 0$ | Com'l / Ind'l | | 150 | | 140 | | 130 | mA | | | Supply Current | $mA, f = f_{MAX} = 1/t_{RC}$ | Automotive | | - | | - | | 150 | mA | | I <sub>SB1</sub> | Automatic CE | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$ | Com'l / Ind'l | | 40 | | 40 | | 40 | mA | | | Power-Down<br>Current—TTL<br>Inputs | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , f<br>= $f_{MAX}$ | Automotive | | - | | - | | 50 | mA | | I <sub>SB2</sub> | Automatic CE | Max. $V_{CC}$ , $\overline{CE} \ge V_{CC}$ – | Com'l / Ind'l | | 10 | | 10 | | 10 | mA | | | Power-Down<br>Current—CMOS | $0.3V$ , $V_{IN} \ge V_{CC} - 0.3V$ , or $V_{IN} \le 0.3V$ , $f = 0$ | Automotive | | - | | - | | 15 | mA | | | Inputs | - IN _ 5.5.1, · 6 | L Version | | 0.5 | | 0.5 | | 0.5 | mA | #### Thermal Resistance<sup>[5]</sup> | Parameter | Description | Test Conditions | 44-lead SOJ | 44-lead<br>TSOP-II | Unit | |---------------|---------------------------------------|----------------------------------------------------------------------------------------------|-------------|--------------------|------| | $\Theta_{JA}$ | (Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, | 64.32 | 76.89 | °C/W | | $\Theta_{JC}$ | Thermal Resistance (Junction to Case) | per EIA / JESD51. | 31.03 | 14.28 | °C/W | - V<sub>IL</sub> (min.) = -2.0V and V<sub>IH</sub>(max) = V<sub>CC</sub> + 0.5V for pulse durations of less than 20 ns. T<sub>A</sub> is the "Instant On" case temperature. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. - 5. Tested initially and after any design or process changes that may affect these parameters. ### Capacitance<sup>[5]</sup> | Parameter Description | | Test Conditions | Max. | Unit | |-----------------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>CC</sub> = 5.0V | 8 | pF | #### **AC Test Loads and Waveforms** ## Switching Characteristics<sup>[6]</sup> Over the Operating Range | | | 7C102 | 11B-10 | 7C1021B-12 | | 7C1021B-15 | | | |----------------------------|-------------------------------------|-------|--------|------------|------|------------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Read Cycle | | • | • | • | • | • | • | • | | t <sub>RC</sub> | Read Cycle Time | 10 | | 12 | | 15 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 10 | | 12 | | 15 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | 3 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 10 | | 12 | | 15 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 5 | | 6 | | 7 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[7]</sup> | 0 | | 0 | | 0 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[7, 8]</sup> | | 5 | | 6 | | 7 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[7]</sup> | 3 | | 3 | | 3 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[7, 8]</sup> | | 5 | | 6 | | 7 | ns | | t <sub>PU</sub> | CE LOW to Power-Up | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power-Down | | 10 | | 12 | | 15 | ns | | t <sub>DBE</sub> | Byte Enable to Data Valid | | 5 | | 6 | | 7 | ns | | t <sub>LZBE</sub> | Byte Enable to Low Z | 0 | | 0 | | 0 | | ns | | t <sub>HZBE</sub> | Byte Disable to High Z | | 5 | | 6 | | 7 | ns | | Write Cycle <sup>[9]</sup> | | | | | | | | | | t <sub>WC</sub> | Write Cycle Time | 10 | | 12 | | 15 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 8 | | 9 | | 10 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 7 | | 8 | | 10 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | 0 | | ns | | t <sub>SD</sub> | Data Set-Up to Write End | 5 | | 6 | | 8 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | 0 | | ns | #### Notes: <sup>6.</sup> Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified <sup>1</sup> Log / I # **Switching Characteristics**<sup>[6]</sup> Over the Operating Range (continued) | | | 7C10211B-10 | | 7C1021B-12 7C1021B-15 | | 1B-15 | | | |-------------------|------------------------------------|-------------|------|-----------------------|------|-------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[7]</sup> | 3 | | 3 | | 3 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[7, 8]</sup> | | 5 | | 6 | | 7 | ns | | t <sub>BW</sub> | Byte Enable to End of Write | 7 | | 8 | | 9 | | ns | # **Switching Waveforms** # Read Cycle No. 1 [10, 11] # Read Cycle No. 2 (OE Controlled) [11, 12] 10. <u>Devi</u>ce is continuously selected. $\overline{OE}$ , $\overline{CE}$ , $\overline{BHE}$ and/or $\overline{BHE}$ = $V_{IL}$ . 11. WE is HIGH for read cycle. # **Switching Waveforms** (continued) # Write Cycle No. 2 (BLE or BHE Controlled) - Notes: 12. Address valid prior to or coincident with $\overline{CE}$ transition LOW. 13. Data I/O is high impedance if $\overline{OE}$ or $\overline{BHE}$ and/or $\overline{BLE} = V_{IH}$ . 14. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE}$ going HIGH, the output remains in a high-impedance state. # Switching Waveforms (continued) # Write Cycle No. 3 (WE Controlled, LOW) ## **Truth Table** | CE | OE | WE | BLE | BHE | I/O <sub>1</sub> –I/O <sub>8</sub> | I/O <sub>9</sub> -I/O <sub>16</sub> | Mode | Power | |----|----|----|-----|-----|------------------------------------|-----------------------------------------|----------------------------|----------------------------| | Н | Х | X | X | X | High Z | High Z | Power-Down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data Out | Data Out | Read - All bits | Active (I <sub>CC</sub> ) | | | | | L | Н | Data Out | High Z | Read - Lower bits only | Active (I <sub>CC</sub> ) | | | | | Н | L | High Z | Data Out | Read - Upper bits only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data In | Data In | Write - All bits | Active (I <sub>CC</sub> ) | | | | | L | Н | Data In | High Z | Write - Lower bits only | Active (I <sub>CC</sub> ) | | | | | Н | L | High Z | Data In | Write - Upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Х | High Z | High Z Selected, Outputs Disabled Activ | | Active (I <sub>CC</sub> ) | | L | Х | Х | Н | Н | High Z | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|------------------|-----------------|------------------------------|--------------------| | 10 | CY7C10211B-10VC | V34 | 44-Lead (400-Mil) Molded SOJ | Commercial | | | CY7C10211B-10ZC | Z44 | 44-Lead TSOP Type II | Commercial | | | CY7C10211BL-10ZC | Z44 | 44-Lead TSOP Type II | Commercial | | 12 | CY7C1021B-12VC | V34 | 44-Lead (400-Mil) Molded SOJ | Commercial | | | CY7C1021B-12VI | V34 | 44-Lead (400-Mil) Molded SOJ | Industrial | | | CY7C1021BL-12VC | V34 | 44-Lead (400-Mil) Molded SOJ | Commercial | | | CY7C1021B-12ZC | Z44 | 44-Lead TSOP Type II | Commercial | | | CY7C1021B-12ZI | Z44 | 44-Lead TSOP Type II | Industrial | | | CY7C1021BL-12ZC | Z44 | 44-Lead TSOP Type II | Commercial | # **Ordering Information** (continued) | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|-----------------|-----------------|-------------------------------------|--------------------| | 15 | CY7C1021B-15VC | V34 | 44-pin (400-Mil) Molded SOJ | Commercial | | | CY7C1021B-15VI | V34 | 44-pin (400-Mil) Molded SOJ | Industrial | | | CY7C1021BL-15VC | V34 | 44-pin (400-Mil) Molded SOJ | Commercial | | | CY7C1021B-15VE | V34 | 44-pin (400-Mil) Molded SOJ | Automotive | | | CY7C1021B-15ZC | Z44 | 44-pin TSOP Type II | Commercial | | | CY7C1021B-15ZXC | Z44 | Lead (Pb)-Free, 44-pin TSOP Type II | Commercial | | | CY7C1021B-15ZI | Z44 | 44-pin TSOP Type II | Industrial | | | CY7C1021BL-15ZC | Z44 | 44-pin TSOP Type II | Commercial | | | CY7C1021B-15ZE | Z44 | 44-pin TSOP Type II | Automotive | # **Package Diagrams** ## 44-Lead (400-Mil) Molded SOJ V34 ## Package Diagrams (continued) All products and company names mentioned in this document may be the trademarks of their respective holders. # **Document History Page** | Document Title: CY7C1021B/CY7C10211B 64K x 16 Static RAM<br>Document Number: 38-05145 | | | | | |---------------------------------------------------------------------------------------|---------|------------|--------------------|----------------------------------------------------------------------------------------------------| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | ** | 109889 | 09/22/01 | SZV | Change from Spec number: 38-00951 to 38-05145 | | *A | 238454 | See ECN | RKF | Added Automotive Specs to Data Sheet Added Pb-Free device offering in the Ordering Information |