TMPZ84C011A # TMPZ84C011AF-6 TLCS-Z80 MICROPROCESSOR # OVERVIEW AND FEATURES The TMPZ84C011A is a high-performance CMOS 8-bit microprocessor that contains the functional peripherals such as counter timer circuit (CTC) parallel I/O port, and clock generator/controller (CGC) around the TLCS-Z80 MPU. This microprocessor directly inherits the basic architecture of the TLCS-Z80 MPU, making available the software resources and development tools accumulated so far. The TMPZ84C011A is based on the new CMOS process and housed in a standard 100-pin mini-flat package, greatly contributing to system minituarization and power saving. The TMPZ84C011A has many I/O ports, making it available for a wide range of system applications such as the controller, the measuring instrument, and the word processor. #### Features: - Built-in MPU, CTC, and CGC functions of the TLCS-Z80 family. - High speed operation (6 MHz operation) - Built-in clock generator (CGC. Clock Generator/Controller) - Built-in standby capability (with the controller built in) - Low power consumption - ullet Wide operational power voltage range (5V $\pm$ 10%, 3 to 6V operation supported) - Wide operational temperature range $(-40^{\circ}\text{C to } + 85^{\circ}\text{C})$ - Three selectable operational modes Run mode ...... Normal operation Idle mode ..... Only clock generation goes on Stop mode ...... Clock generation stops; standby state - Many general-purpose ports (5 ports, 40 bits) which support I/O operation on a bit basis. - Four channels of timer/counter (the same capability as the TLCS-Z80 CTC). - Built-in dynamic RAM refresh controller - Daisy-chain interrupt control pin - Housed in a compact 100-pin mini-flat package - Emulation by Z80 ICE (ex. Toshiba Real Time Emulator RTE80) is available. - The Toshiba evaluator board (BM8024) and adapter board (BM8026) are available. note: Z80 is a trade mark of Zilog Inc. # 2. PIN ASSIGNMENTS AND FUNCTIONS # 2.1 PIN ASSIGNMENTS (TOP VIEW) Figure 2.1.1 Pin Assignments (1/3) | , | | <b>Y</b> | (1/3) | |---------|-------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin | Number | Туре | Function | | D0-D7 | 8<br>(6-13) | I/O<br>3-state | The 8-bit bi-directional data bus. | | A0-A15 | 16<br>(29-44) | Output<br>3-state | The 16-bit address bus. These pins specify memory and I/O port addresses. During a refresh cycle, the refresh address is output to the low-order 7 bits. | | PA0-PA7 | 8<br>(61-68) | I/O<br>3-state | The general-purpose I/O port (port A) which can be set by program for input or output on a bit basis. When it is set for output, it provides latch output. | | PBO-PB7 | 8<br>(69-76) | I/O<br>3-state | The general-purpose I/O port (port B) which can be set by program for input or output on a bit basis. When it is set for output, it provides latch output. | | PC0-PC7 | 8<br>(53-60) | I/O<br>3-state | The general-purpose I/O port (port C) which can be set by program for input or output on a bit basis. When it is set for output, it provides latch output. | | PD0-PD7 | 8<br>(88-89)<br>(91-96) | I/O<br>3-state | The general-purpose I/O port (port D) which can be set by program for input or output on a bit basis. When it is set for output, it provides latch output. | | PEO-PE7 | 8<br>(78-85) | I/O<br>3-state | The general-purpose I/O port (port E) which can be set by program for input or output on a bit basis. When it is set for output, it provides latch output. | | M1 | 1<br>(25) | Output<br>3-state | Machine cycle 1 signal pin. In an Op code fetch cycle, this pin goes "0" with the MREQ signal. At the execution of a 2-byte Op code, this pin goes "0" for each operation fetch. In a maskable interrupt acknowledge cycle, this pin goes "0" with the IORQ signal. When the EV signal is applied, this pin is put in the high-impedance state. | | RD | 1<br>(19) | Output<br>3-state | The read signal pin. This signal indicates that the MPU is ready for accepting data from memory or an I/O device. The data from the addressed memory or I/O device is gated by this signal onto the MPU data bus. When the BUSREQ signal is applied, this pin is put in the high impedance state. | | WR | 1<br>(20) | Output<br>3-state | The write signal pin. This signal active when the data to be stored in the addressed memory or I/O device is on the data bus. When the BUSREQ signal is applied, this pin is put in the high-impedance state. | | MREQ | 1<br>(17) | Output<br>3-state | The memory request signal pin. When the execution address for memory access is on the address bus, this pin goes "0". During a memory refresh cycle, this pin also goes "0" with the RFSH signal. | (2/3) | | | | (2/3) | |---------------------------|--------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin | Number | Туре | Function | | ĪORQ | 1<br>(18) | Output<br>3-state | The input/output request signal pin. This pin goes "0" when the address for an I/O operation is on the low-order 8 bits (A0 through A7) for the address bus. The IORQ signal is also output with the M1 signal at interrupt acknowledge to tell an I/O device that it can put the interrupt response vector onto the data bus. | | WAIT | 1 (22) | Input | The wait request signal pin. This signal indicates to MPU that the addressed memory or I/O device is not ready for data transfer. As long as this signal is "0", the MPU continues to be in the wait state. | | BUSREQ | 1 (23) | Input | The bus request signal pin. The BUSREQ signal forces the MPU address bus, data bus, and control signals MREQ, IORQ, RD, and WR to get in the high-impedance state. This signal is normally wire-ORed and required an external pullup resistor for these applications. | | BUSACK | 1 (21) | Output | The bus acknowledge signal pin. In response to the BUSREQ signal, the BUSACK signal indicates to the requesting peripheral LSI that the MPU address bus, data bus, and control signals MREQ, IORQ, RD, and WR have been put in the high-impedance state. | | HALT | 1<br>(16) | Output<br>3-state | The halt signal pin. This pin goes "0" when the MPU has executed a HALT instruction and is in the halt state. It is put in the high-impedance state when the EV signals is applied. | | RFSH | 1<br>(26) | Output | The refresh signal pin. When the dynamic memory refresh address is on the low-order 7 bits of the address bus, this signal goes "0". At the same time, the MREQ signal also goes active ("0"). | | EV | 1 (15) | Input | The evaluator signal pin. When "1" is applied to this pin, the $\overline{\text{M1}}$ and $\overline{\text{HALT}}$ pins are put in the high-impedance state. In using the TMPZ84C011A for an evaluator chip, giving the signal with $\overline{\text{BUSREQ}}$ electrically disconnects the MPU section and the chip operates following the instructions from other MPUs (such as the MPU of the ICE). | | TEST | 1 (86) | Input | The test signal pin. Normally, this pin should be "0". | | CLK/TRG0<br>S<br>CLK/TRG3 | 4<br>(2-5) | Input | The external clock/timer trigger input pins. These 4 CLK/TRG pins correspond to 4 channels. In the counter mode, the down-counter is decremented by 1 and, in the timer mode, the timer is activated by each active edge (a rising of falling edge) which are input at these pins. Whether the active edge is a rising or falling edge can be selected by program. | | ZCT/O0<br>s<br>ZCT/02 | 3<br>(97-99) | Output | The zero count/time out signal output pin. In either the timer mode or counter mode, pulses are output from these pins when the counter value has reached zero. | | | | | (3/3) | |----------------|---------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin | Number | Туре | Function | | IEI | 1 (1) | Input | The CTC interrupt enable input signal pin. This signal indicates whether there is an interrupt by an upper peripheral LSIs in daisychaining. | | IEO | 1<br>(87) | Output | The CTC interrupt enable output signal pin. This signal controls the interrupts by lower peripheral LSIs in daisy chaining. This signal goes high only when the IEI pin is high and the MPU is not servicing the interrupt from the channel in the CTC. | | XTAL1<br>XTAL2 | 2<br>(49)<br>(48) | Input<br>Output | The crystal oscillator connection pins. Connect a resonator whose oscillation frequency is double the system clock (CLK output) frequency. | | MS1<br>MS2 | 2<br>(47)<br>(46) | Input | The mode select input pins. The states of these 2 pins determine one of the 3 modes (Run, Idle, and Stop). | | CLK | 1<br>(52) | Output | The single-phase clock output pin. When the HALT instruction is executed in the Stop or Idle mode, the MPU and the CTC stop operating with the clock (CLK) output held at "0". This output is used for the clock to other peripheral LSIs | | RESET | 1 (24) | Input | The reset signal input pin. This signal is commonly given to the MPU, CTC, I/O and CGC. It is also used for the restart signal from the halt state. | | INT | 1 (14) | Input | The maskable interrupt request signal pin. The interrupt is caused by the CTC or peripheral LSIs. The interrupt is accepted when the interrupt enable flip-flop (IFF) is set to "1" by software. The INT pin is normally wire-ORed, requiring to attach a pullup resistor externally. This signal is also used for the restart signal from the halt state. | | NMI | 1<br>(45) | Input | The non-maskable interrupt request signal pin. This interrupt request has a higher priority than a maskable interrupt and independent of the interrupt enable flip-flop (IFF) state. | | VCC | 3<br>(27, 51, 90) | | The power supply pin ( + 5 V). | | VSS | 4<br>(28, 50, 77,<br>100) | | The ground pin (0 V). | # 3. OPERATIONAL DESCRIPTIONS # 3.1 ENTIRE BLOCK DIAGRAM AND OPERATION OF EACH BLOCK # 3.1.1 Entire Block Diagram Figure 3.1.1 Entire Block Diagram ## 3.1.2 Operation of Each Block The TMPZ84C011A largely consists of a processor (MPU), a counter/timer circuit (CTC), an input/output port section (I/O), and a clock generator/controller (CGC). - The MPU has all pins of the Toshiba TLCS-Z80 MPU, and its function is fully compatible with TLCS-Z80 microprocessor. - The CTC provides the capabilities of the Toshiba TLCS-Z80 CTC (TMPZ84C30A) and has the pins required to perform the necessary operations as a TLCS-Z80 peripheral LSI. The four independent timer channels are I/O-addressed internally. It also has the IEI and IEO pins required for the daisy-chain interrupt to provide daisy-chaining with other peripheral LSIs. - The I/O consists of 5 general-purpose I/O ports, each made up of 8 bits. Each port can be specified by program for input or output on a bit basis. The 5 ports are assigned with I/O addresses, which are specified by program to make the ports perform I/O operations. When these ports are used for output ports, the output is latched, so that the data once output is held as it is until changed. - The CGC provided the 3 kinds of operation modes to control the entire TMPZ84C011A chip; the Run, Idle, and Stop modes. The CGC provides the same function as the Toshiba TLCS-Z80 CGC (TMPZ84C60) and has the pin to select the Run, Idle, or Stop mode. - In the Run mode, the clock generated by the CGC is supplied to the TMPZ84C011A and peripheral LSIs to perform the normal programmed microcomputer operations. - In the Idle mode, clock oscillation is going on but the clock is not supplied to the TMPZ84C011A and peripheral LSIs, thereby saving the system power consumption. This mode shortens the time required for system restart. - In the Stop mode, clock oscillation is not performed and the system operation can be stopped completely. In this mode, the system can be restarted with the internal data retained with an extremely low power consumption level unique to the CMOS technology. Note that these modes can be set only when the MPU has executed a HALT instruction. - Additionally, the TMPZ84C011A has also the EV pin which is used to put the MPU in the high-impedance state for electrical disconnection, thus providing an evaluator chip. That is, the MPU in the TMPZ84C011A is electrically disconnected by the EV pin and the BUSREQ pin to implement the emulation by the signal from the in-circuit emulator (ICE). # 3.2 MPU OPERATIONS This subsection describes the system configuration, functions and the basic operations of the MPU of the TMPZ84C011A. # 3.2.1 Block Diagram Figure 3.2.1 shows the block diagram of the MPU. Figure 3.2.1 MPU Block Diagram # 3.2.2 MPU System Configuration The MPU has the configuration shown in Fig. 3.2.1. The address signal is put on the address bus via the address buffer. The data bus is controlled for input or output by the data bus interface. Both the address and data buses are put in the high-impedance state by the BUSREQ signal input to make them available for other peripheral LSIs. The Opcode read from memory via the data bus is written to the instruction register. This Opcode is decoded by the instruction decoder. According to the result of the decoding, control signals are sent to the relevant devices. Receiving these control signals, the ALU performs various arithmetic operations. The register array temporarily holds the information required to perform a given operation. The following describes the MPU's internal registers and functions: # [1] Internal Register Groups The configuration of the internal register groups is as follows: (1) Main registers A, F, B, C, D, E, H, L (2) Alternate registers (3) Special registers Figure 3.2.3 shows the configuration of the internal register groups. The register groups, each being of a static RAM, consists of eighteen 8 bit registers and four 16-bit registers. The following describes the function of each register: - (1) Main registers (A, F, B, C, D, E, H, L) - (a) Accumulator (A) The accumulator is an 8-bit register used for arithmetic and data transfer operations. (b) Flag register (F) (see Figure 3.2.2) The flag register is an 8-bit register to hold the result of each arithmetic operation. Actually, the 6 of the 8 bits are set ("1")/reset ("0") according to the condition specified by an instruction. Figure 3.2.2 Flag Register Configration Figure 3.2.3 Flag Register Configuration The following 4 bits are directly available to the programmer for setting the jump, call and return instruction conditions: ## Sign flag (S) When the result of an operation is negative, the S flag is set to "1". Actually, the content of bit 7 of accumulator is stored in this flag. # Zero flag (Z) When all bits turn out to be "0" after operation, the Z flag is set to "1". Otherwise, it is set to "0". With a block search instruction (CPI, CPIR, CPD or CPDR), the Z flag is set to "1" if the source data and the accumulator data match. With a block I/O instruction (INI, IND, OUTI or OUTD), the Z flag is set to "1" if the content of the B register used as the byte counter is "0" at the end of comparison. # Parity overflow flag (P/V) This flag has two functions. One is the parity flag (P) that indicates the result of a logic operation (AND A,B etc.). The P flag is set to "1" if the parity is even as a result of the operation on signed values by two's complement. It is set to "0" is the parity is odd. With a block search instruction (CPI, CPIR, CPD or CPDR) and a block transfer instruction (LDI or LDD), the P flag indicates the state of the byte counter (register pair BC). It is set to "1" if the byte counter is not "0" and to "0" when the byte counter becomes "0" (at the end of comparison or data transfer). The content of the interrupt enable flip-flop (IFF) is saved to the P flag when the contents of the R register or I register are transferred to the accumulator. The other use of the P/V flag is the overflow flag (V) that indicates whether an overflow has occurred or not as a result of an arithmetic operation. The V flag is set to "1" when the value in the accumulator gets out of a range of the maximum value +127 and the minimum value -128 and therefore cannot be correctly represented as a two's complement notation. Whether the P/V flag operates as the P flag or V flag is determined by the type of the instruction executed. # Carry flag (C) The C flag is set to "1" if a carry occurs from bit 7 of the accumulator or a borrow occurs as a result of an operation. The following two flags are not available to the programmer for the test and set ("1")/reset ("0") purposes. They are internally used by the MPU for BCD arithmetic operations. # Half carry flag (H) The H flag is used for holding the carry or borrow from the low-order 4 bits of a BCD operation result. When a DAA instruction (decimal adjust) is executed, the MPU automatically uses the H flag to adjust the result of a decimal addition or subtraction. # Add/subtract flag (N) In BCD operation, algorithm is different between addition and subtraction. The N flag indicates whether the executed operation is addition or subtraction. For how the flags change depending on the instruction, see 3.2.4 "TMPZ84C011A Instruction Set". # (c) General-purpose registers (B, C, D, E, H, L) General-purpose registers consist of 8 bits each. They are used as 16-bit register pairs (BC, DE, HL) as well as separate 8-bit registers to supplement the accumulator. The B register and the register pair BC are used as a counter when a block I/O, block transfer, or search instruction is executed. The register pair HL has various memory addressing features as compared with the register pairs BC and DE. # (2) Alternate registers (A', F', B', C', D', E', H', L') The configuration of the alternate registers is exactly the same as that of the main registers. There is no instruction that handles the alternate registers directly. The data in the alternate registers are processed by moving them into the main registers by means of exchange instructions as shown below: EXX $$(A \leftrightarrow A', F \leftrightarrow F')$$ EXX $(B \leftrightarrow B', C \leftrightarrow C', D \leftrightarrow D', E \leftrightarrow E', H \leftrightarrow H', L \leftrightarrow L')$ When a high-speed interrupt response has been requested within the system, these instructions can be used to quickly move the data from the accumulator, flag registers, and general-purpose registers on the main or alternate side into the corresponding registers. This eliminates the need for transferring the register contents to/from the external stack during execution of the interrupt handling routine, thereby shortening the interrupt servicing time greatly. # (3) Special registers (I, R, IX, IY, SP, PC) # (a) Interrupt page address register (I) The TMPZ84C011A provides two kinds of interrupts: maskable interrupt (INT) and non-maskable interrupt (NMI). The maskable interrupt provides three modes (0, 1, and 2) in which the interrupt is handled. These modes can be selected by instructions IMO, IM1, and IM2 respectively. In mode 2, any memory location can be called indirectly depending on the interrupt. For this purpose, the I register stores the high- order 8 bits of the indirect address. The low-order 8 bits are supplied from the interrupting peripheral LSI. This scheme permits calling the interrupt handling routine from any memory location in an extremely short access time. For the details of interrupts, see (IV) "Interrupt Capability". # (b) Memory refresh register (R) The R register is used as the memory refresh counter when the dynamic RAM is used for memory. This perimits using of the dynamic memory in the same manner as the static memory. This 8- bit register is automatically incremented for each instruction fetch. While the MPU decoder executes the fetched instruction, the contents of the R register are synchronized with the refresh signal to place the low-order 7 bits on the address bus. This operation is all performed by the MPU and, therefore, need not perform a special processing by program. The MPU operation is not delayed by this operation. During refresh, the contents of the I register are placed on the high-order 8 bits of the address bus. ## (c) Index registers (IX, IY) The two independent index registers IX and IY holds the 16-bit base address when used in the index addressing mode. In this addressing mode, the memory address obtained by adding the contents of an index register to the displacement value (for example, LD IX + 40H) is specified. This mode is convenient for using data tables. Also these registers can be used separately for memory addressing and data retaining registers. ## (d) Stack pointer (SP) The stack pointer is a 16-bit register to provide the start address information in the stack area in the external RAM. The content of the stack pointer is decremented at the execution of a call instruction or PUSH instruction or interrupt handling and is incremented at the execution of a return instruction or POP instruction. At the execution of a call instruction or interrupt handling, the current content of the program counter is saved into the stack. At the execution of a return instruction, the content is restored from the stack to the program counter. These operations are all pereformed by the MPU automatically. However, the other registers are not saved or restored automatically. For the storing of these registers, alternate register exchange instruction (EX and EXX) or a PUSH and a POP instructions must be used. When a PUSH instruction is executed, the contents of the specified register are saved into the stack. When a POP instruction is executed, the contents of the stack are moved to the specified register. These data are restored on a last-in, first-out basis. Use of the stack permits processing of multiple-level interrupts, very deep subroutine nestings, and various data manipulation very easily. The stack pointer is not initialized in the hardware approach. Therefore, it is required to specify initialization (to the highest address in the stack) in the initialization program by allocating the stack area in RAM in during programming. The above example shows the stack pointer and stack operations in which the instructions starting with the CALL at address 1230H and ending at with the RET at address 1602H have been executed. However, it is assumed that there is no instruction or interrupt other than shown above that uses the above stack during the execution. When the value of the stack pointer before executing the CALL instruction at address 1230H indicates address FFF1H, address 1233H is stored at addresses FFF0H and FFEFH because the CALL instruction consists of 3 bytes, then the stack pointer is decremented. Similarly, the data are saved or restored sequentially according to the instructions. These stack and stack pointer operations are all performed automatically. # (e) Program counter (PC) The program counter holds, in 16 bits, the memory address of the instruction to be executed next. The MPU fetches the instruction from the memory location indicated by the program counter. When the content of the program counter is put on the address bus, the program counter is incremented automatically. However, it is not incremented with a jump instruction, a call instruction, or interrupt processing. Instead, the specified new address set on it. With a return instruction, the content restored from the stack is set on the program counter. These operations are all performed automatically and therefore, transparent to the programmer. # [2] Halt capability When a HALT instruction has been executed, the MPU is put in the halt state. The halt capability can be used to halt the MPU against the external interrupts, thereby reducing the power dissipation. In the halt state the states of MPU's internal registers are all retained. The halt state is cleared by reset or when an interrupt is accepted. For the details of halt operation, see [3] "Basic Timing". #### (1) Halt operation When a HALT instruction has been executed, the MPU sets the HALT signal to "0" to tell the outside that the MPU is going to get in the halt state. Actually, the MPU in the halt state continues executing NOPs if there is the system clock input. However, the program counter is not incremented. This keeps the refresh signal generated when the dynamic memory is used. During halt, the MPU's internal states are retained. The TMPZ84C011A contains the clock generator/controller, easily implementing the clock input control for these halt operations. # (2) Clearing the halt state The halt state is cleared by accepting an interrupt (the $\overline{\text{INT}}$ or $\overline{\text{NMI}}$ signal input) or by reset (the $\overline{\text{RESET}}$ signal input). When an interrupt is accepted, the halt state is cleared and the interrupt handling routine is executed. However, a maskable interrupt (INT) cannot be accepted unless the interrupt enable flip-flop (IFF) is set. Note that when the halt state is cleared by the $\overline{RESET}$ signal, the MPU is reset and the program counter is set to "0". # [3] RESET Signal Holding the RESET pin at the low level ("0") under the following conditions, the MPU's internal states are reset: - (1) The power voltage level is within the operational voltage range. - (2) System clock stabilization. - (3) Holding the RESET signal at the low level ("0") for at least 3 full clock cycles. When the RESET signal goes high ("1"), the MPU starts executing instructions from address 0000H after at least 2T state dummy cycles. When reset, the MPU performs the following processing: - Program counter 0000H is set. Interrupt The interrupt enable flip-flop (IFF) is reset to "0" to disable the maskable interrupt. For the maskable interrupt processing, mode 0 is specified. Control output All control outputs are made inactive ("1"). Therefore, the halt state is also cleared. Interrupt page address register (I register) The content of the I register becomes 00H. Refresh register (R register) The content of the R register becomes 00H. The registers other than above and the external memory do not change. Therefore, they must be initialized as required. ## [4] Interrupt Capability The interrupt capability is used to pause the execution of the currently executed program upon request from a peripheral LSI, executing the requested processing before. Normally, this interrupt processing routine contains the data exchange and transfer of status and control information between the MPU and the peripheral LSI. When this routine has been completed, the MPU returns to the state before the interrupt was accepted. The TMPZ84C011A provides the non-maskable interrupt (NMI) and maskable interrupt (INT) capabilities which are detected by the $\overline{\text{NMI}}$ and $\overline{\text{INT}}$ interrupt request signals, respectively. A non-maskable interrupt, when caused by a peripheral LSI, is accepted unconditionally. This interrupt is used to support critical functions such as the protection of the system from unpredictable happening including power outages. A maskable interrupt can be enabled or disabled by program. For example, if the timer is used and, therefore, an interrupt is not desired, the system can be programmed to disable the interrupt. Table 3.2.1 lists the processing by interrupt cause. # (1) Interrupt enable/disable A non-maskable interrupt cannot be disabled by program, while a maskable interrupt can be enabled or disabled by program. The MPU has the interrupt enable flip-flop (IFF). A maskable interrupt can be enabled or disabled by setting this flip-flop to "1" (set) or "0" (reset) through an EI instruction (enable) or a DI instruction (disable) in program. Actually, the IFF consists of two flip-flops IFF1 and IFF2. IFF1 is used to select between the enable and disable of a maskable interrupt. IFF2 holds the state of IFF1 effective before a nonmaskable interrupt has been accepted. Both IFF1 and IFF2 are reset to "0" when any of the following conditions occurs, disabling an interrupt: Actually, the waiting maskable interrupt request is accepted after the execution of the instruction that follows the EI instruction. This delay by one instruction is caused by accepting an interrupt after completion of the execution of a return instruction if the instruction following the EI instruction is a return instruction. In the following operations, the contents of IFF1 and IFF2 are the same. - MPU reset - Execution of DI instruction - Acceptance of maskable interrupt Both IFF1 and IFF2 are set to "1" when the following condition occurs, enabling an interrupt: Execution of EI instruction Table 3.2.1 Processing by Interrupt Cause | Interrupt Source | Priority | Programmed condition | | Vector address | Interrupt<br>return<br>instruction | |---------------------------|----------|----------------------|--------|---------------------------|------------------------------------| | Non-maskable interrupt | 1 | None | | Address 66H | RETN | | (the falling edge of NMI) | | | | | | | | | | | Instruction from | | | Maskable interrupt | 2 | IFF = 1 | Mode 0 | peripheral LSI. | (Note) | | (INT becomes "0" at | | | | Normally, CALL or RST | RETI | | instruction's last clock) | | | | instruction. | | | | | Mode 1 | | Address 38H. | | | | | | | The address indicated by | | | | | | | the data table (memory) | | | | | | Mode 2 | at the address specified | | | · | | | | by I register (high-order | | | | | | | 8 bits) and data from | | | | | | | peripheral LSI (low- | | | 1 | | | | order 8 bits, LSB = "0"). | : | Note: Mode 0 applies when the instruction from peripheral LSI is CALL or RST instruction. 110489 Figure 3.2.4 Interrupt Enable Flip-Flop (IFF) When a non-maskable interrupt has been accepted, IFF1 is reset to "0" (interrupt disable) until an EI or RETI instruction is executed to prevent a next interrupt accepting. For this purpose, the state (interrupt enable/disable) of IFF1 immediately before non-maskable interrupt acceptance must be stored. This state is copied into IFF2 upon acceptance of a non-maskable interrupt. The content of IFF2 is copied into the parity flag at the execution of the following instructions, so that the copied data can be tested or stored: - The load instruction (LD A, I) to load from the I register to the accumulator. - The load instruction (LD A, R) to load from the R register to the accumulator. When the return instruction from the non-maskable interrupt (RETN) is executed, the content of IFF2 is copied back to IFF1. If an operation which changes the contents of IFF2 (due to the execution of EI or DI instruction, for example) has not been performed during interrupt handling. IFF1 automatically returns to the state which was effective immediately before the interrupt acceptance. Table 3.2.1 lists the states of IFF1 and IFF2 after the execution of interrupt-related instructions. | Operation sequence | IFF1 | IFF2 | Remarks | |--------------------|------|------|------------------| | MPU reset | 0 | 0 | | | Εl | 1 | 1 | į | | NMI acceptance | 0 | 1 | | | LD A, I | * | * | Parity flag←IFF2 | | RETN | 1 | 1 | IFF1←IFF2 | | LDA,R | * | * | Parity flag←IFF2 | | INT acceptance | О | 0 | , 3 | | RETI | * | * | | | El | 1 | 1 | | | NMI acceptance | 0 | 1 | | | DI | 0 | o | | Table 3.2.1 State of IFF1 and IFF2 Note: \* = no change. 110489 # (2) Interrupt processing With a non-maskable interrupt, the internal NMI flip-flop is set to "1" at the falling edge of the interrupt signal, $\overline{\text{NMI}}$ . The state of this flip-flop is sampled at the rising edge of the last clock of each instruction to accept an interrupt. A maskable interrupt is accepted if the interrupt signal $\overline{\text{INT}}$ is low ("0") at the rising edge of the last clock of each instruction and the interrupt enabled state (IFF = 1 and $\overline{\text{BUSREQ}}$ signal = inactive ("1")) is on. Described below is the processing to be performed after a non-maskable interrupt and a maskable interrupt are accepted: ## (a) Non-maskable interrupt (NMI) When a non-maskable interrupt has been accepted, the MPU performs the following processing: - ① The internal NMI flip-flop is reset "0". - ② IFF1 is reset to "0", disabling the maskable interrupt. The contents of the IFF1 immediately before the interrupt acceptance are copied into the IFF2. - ③ The current contents of the program counter are saved into the stack. - The instructions starting from non-maskable interrupt vector address 66H are executed. The non-maskable interrupt processing program terminates by executing the RETN instruction. This return instruction performs the followings: - ① The contents of the current IFF2 are copied into IFF1. - ② The contents of the program counter are restored from the stack. Figure 3.2.5 Non-Maskable Interrupt Processing ## (b) Maskable interrupt (INT) When a maskable interrupt has been accepted, the MPU performs the following processings: - ① Both IFF1 and IFF2 are reset to "0", disabling the maskable interrupts. - ② The current contents of the program counter are saved into the stack. - ③ A maskable interrupt is serviced in one of the three modes 0, 1 and 2. A mode is selected by executing the instruction IM0, IM1 or IM2 before the interrupt is serviced. The instructions are executed starting from the vector address corresponding to the selected mode. ## • Mode 0 In mode 0, the interrupting peripheral LSI puts a restart instruction (RST) or a call instruction (CALL) on the data bus and the MPU executes the interrupt service routine according to that instruction. Figure 3.2.6 Interrupt Processing in Mode 0 # ● Mode 1 When an interrupt is accepted in mode 1, restart is performed from address 0038H. Therefore, the service routine for this interrupt is programmed from the address 0038H. Figure 3.2.7 Interrupt Processing in Mode 1 #### Mode 2 The interrupt processing in mode 2 requires a 16-bit pointer consisting of the high-order 8 bits of the I register and the low-order 8 bits (with the LSB = "0") of the data captured from the interrupting CTC or TLCS-Z80 family peripheral LSI. Therefore, the necessary value must be loaded in the I register beforehand. This pointer is used to specify the memory address in the table. The contents of the specified addresses and the next address provide the start address of the service routine. Therefore, use of this mode requires to present table of the service routine's start address (16 bits) by program at convenient location. This location can be anywhere in memory. The LSB of the table pointer is set to "0" because a 2-byte data is needed to specify the service routine start address just in 16 bits and start that address from an even-number address. In the table, the start address begins with the low- order byte followed by the high-order byte as shown in Figure 3.2.8 Figure 3.2.8 Interrupt Processing in Mode 2 Mode 2 is used in the daisy chain interrupt processing using the CTC and/or TLCS-Z80 family LSI. The CTC and TLCS-Z80 family perpheral LSIs all contain the interrupt priority controller of daisy chain structure. In this interrupt structure, the interrupt request signals are put in the series order and given priorities for processing when two or more maskable interrupt requests occur at a time. Only the interrupt vector from the peripheral LSI having the highest priority is put on the data bus. By receiving the vector interrupt in mode 2, the processing for that peripheral LSI can be performed. When an interrupt comes from a peripheral LSI having a priority higher than that of the current peripheral LSI during the execution of its interrupt processing routine, the new interrupt can be enabled by the EI instruction to form an interrupt nesting. The maskable interrupt processing program terminates by executing an RETI instruction. This return instruction performs the following processing: - Restores the content of the program counter from the stack. - Notifies the requesting peripheral LSI of the termination of interrupt processing. # 3.2.3 MPU Status Transition Diagram and Basic Timing The following describes the MPU status transition and the basic timing of each MPU operation. # [1] Instruction Cycle Each TMPZ84C011A instruction is executed by combining the basic operations of memory read/write, input/output, bus request/acknowledge, and interrupt. These basic operations are performed in synchronization with the system clock (the CLK signal). One clock period is called a state (T). The smallest unit of each basic operation is called a machine cycle (M). Each instruction consists of 1 to 6 machine cycles and each machine cycle, 3 to 6 clock states basically. However, the number of clock states in a machine cycle can be increased by the $\overline{\text{WAIT}}$ signal described later on. Figure 3.2.9 shows an example of the basic timing of a 3-machine-cycle instruction. The first machine cycle (M1) of each instruction is the cycle in which the Opcode of the instruction to be executed next is read (this is called the Opcode fetch cycle). The Opcode fetch cycle basically consists of 4 to 6 clock states. In the machine cycle that follows the Opcode fetch cycle, data is transferred between the MPU and the memory or peripheral LSIs. This operation basically consists of 3 to 5 clock states. Figure 3.2.9 Example of MPU Basic Timing (3-Machine-Cycle Instruction) # [2] Status Transition Diagram Figure 3.2.10 Status Transition Diagram # [3] Basic Timings # (1) Opcode fetch cycle (M1) In the Opcode fetch cycle, MPU reads an Opcode from among the machinelanguage codes in memory. This is also called the M1 cycle for it is the first machine cycle to execute each instruction. Figure 3.2.11 shows the basic timing of a basic Opcode fetch cycle. In clock state T1, the content of the program counter is put on the address bus. The $\overline{M1}$ signal goes "0", telling the outside the MPU that this is the Opcode fetch cycle. At the same time, $\overline{MREQ}$ and $\overline{RD}$ signals go "0". When the $\overline{MREQ}$ signal goes "0", the address signal has already been stabilized. Therefore, this signal can be used for the memory chip enable signal. The $\overline{RD}$ signal indicates that the MPU is ready to accept the data from memory. By these signals, the MPU accesses memory to put the Opcode in the instruction register. The MPU samples the $\overline{WAIT}$ signal at the falling edge of clock state T2. If the $\overline{WAIT}$ signal is "0" at the falling edges of clock state T2 and the following wait state (T<sub>W</sub>), the next state becomes clock state T<sub>W</sub>. Figure 3.2.12 shows the delay state of the Opcode fetch cycle caused by the $\overline{WAIT}$ signal. The data (Opcode) on the data bus is fetched at the rising edge of clock state T3 then, at the rising edges of the same state, the $\overline{\text{MREQ}}$ , $\overline{\text{RD}}$ , and $\overline{\text{MI}}$ signals go "1". In clock state T3, a memory refresh address is put on the low-order 7 bits of the address bus and the $\overline{\text{RFSH}}$ signal goes "0" and the $\overline{\text{MREQ}}$ signal goes "0" again. This signal indicates that the memory refresh cycle is on. At this time, the contents of the I register are on the high-order 8 bits of the address bus and the 7 bits of the R register contents are on the low-order 7 bits of the address bus. By using the $\overline{\text{RFSH}}$ and $\overline{\text{MREQ}}$ signals, memory refresh is performed in clock states T3 and T4. However, the $\overline{\text{RD}}$ signal remains "1" because the contents of the memory refresh address are not put on the data bus. In clock state T4, the $\overline{\text{MREQ}}$ signal returns to "1". The refresh address is kept output until the rising edge of the clock state T1 of the next machine cycle, during which the $\overline{\text{RFSH}}$ signal is also "0". The cycle delay state caused by setting the $\overline{\text{WAIT}}$ signal to "0" is the same with the memory read/write, input/output, and maskable interrupt acknowledge cycles. The following description the diagram of the cycle delay state caused by the $\overline{\text{WAIT}}$ signal's going "0" is omitted. # (2) Memory read/write operations Figure 3.2.13 shows the basic timing of memory read/write operations (except for the Opcode fetch cycle) in the same diagram for convenience. In each case, the memory address signal to read/write data on the address bus is output in clock state T1. The operation in which the $\overline{WAIT}$ signal is sampled in clock state T2 and the following $T_W$ state is the same as the Opcode fetch cycle. In memory read, memory data is put on the data bus by the address, $\overline{MREQ}$ , and $\overline{RD}$ signals. The MPU reads this data. In memory write, the memory address signals is put on the address bus then the $\overline{MREQ}$ signal is set to "0" to put the write data onto the data bus. When the data bus has been stabilized, the $\overline{WR}$ signal is output in clock state T2. The $\overline{WR}$ signal can be used for the memory write signal. Figure 3.2.13 Memory Read / Write Cycle Timing # (3) Input/output operations Figure 3.2.14 shows the basic timing of input/output operations. The feature of the I/O operation timing is that, regardless of the state of the $\overline{WAIT}$ signal in clock state T2, the I/O cycle automatically gets in the wait state ( $T_W^*$ ) after clock T2. The $\overline{WAIT}$ signal is sampled at the falling edge of $T_W^*$ . If the $\overline{WAIT}$ signal is "0" at the falling edges of $T_W^*$ and the following clock state, the I/O cycle moves into clock state $T_W$ . Clock state $T_W^*$ is inserted because the $\overline{IORQ}$ signal goes "0" in clock state T2, so that it is too late to sample the $\overline{WAIT}$ signal after decoding the I/O port address. In each of input and output operations, the I/O port address is put on the low-order 8 bits of the address bus in clock state T1. On the high-order 8 bits, the contents of the accumulator or B register are output. In clock state T2, the $\overline{IORQ}$ signal goes "0" instead of the $\overline{MREQ}$ signal. The $\overline{IORQ}$ signal can be used as the chip enable signal for a peripheral LSI. In an input operation, the contents of the input port are read onto the data bus by the address, $\overline{IORQ}$ , and $\overline{RD}$ signals. The MPU reads this data. In an output operation, the output port address and the output data are respectively put on the address bus and data bus in clock state T1; the $\overline{IORQ}$ and $\overline{WR}$ signals goes "0" in clock state T2. The $\overline{WR}$ signal can be used as the output port write signal. Figure 3.2.14 I/O Opperation Timing ## (4) Bus request and bus acknowledge operations Figure 3.2.15 shows the basic timings of bus request and bus acknowledge operations. The 3-state address bus (A0 through A15), data bus (D0 through D7), $\overline{MREQ}$ , $\overline{IORQ}$ , $\overline{RD}$ , and $\overline{WR}$ signals controlled by the MPU can be put in the high-impedance state (floating) to electrically disconnect them from the MPU. This operation, by sampling the $\overline{BUSREQ}$ signal at the rising edge of the last clock of each machine cycle, starts with the rising edge of the next clock if this signal is found "0". Subsequently, these buses are controlled by peripheral LSIs. For example, data can be directly transferred between memory and these peripheral LSIs. This state is cleared if the $\overline{BUSREQ}$ signal is found "1" by sampling it at the rising edge of each subsequent clock state ( $T_X$ ), executing the next machine cycle. During the floating state, the $\overline{BUSACK}$ signal is "0" to tell the peripheral LSIs of it. In this state, however, no memory refresh is performed and, therefore, the $\overline{\text{RFSH}}$ signal is set to "1". Hence, to maintain this state for a long time with a system using dynamic memory, memory refresh must be performed by the external controller. Note that, in the floating state, neither maskable (INT) nor non-maskable (NMI) interrupts can be accepted. Figure 3.2.15 Bus Request and Bus Acknowledge Timing # (5) Maskable interrupt acknowledge operation Figure 3.2.16 shows the basic timing of the maskable interrupt acknowledge. The MPU samples the maskable interrupt request signal (INT) at the rising edge of the last clock of each instruction execution. If the INT signal is found "0", a maskable interrupt is accepted except in the following cases: - The interrupt enable flip-flop is reset to "0". - The BUSREQ signal is "0". When a maskable interrupt has been accepted, a special Opcode fetch cycle is generated. In this cycle, 2 clock states of wait state ( $T_W^*$ ) is automatically inserted after the clock state T2. The $\overline{WAIT}$ signal is sampled at the falling edge of the second clock state $T_W^*$ and the following clock state $T_W$ and, if the $\overline{WAIT}$ signal is found "0", the instruction cycle gets in the next clock state $T_W$ . In this Opcode fetch cycle, the $\overline{IORQ}$ signal goes "0" in the first $T_W^*$ state instead of the $\overline{MREQ}$ signal while in a normal Opcode fetch cycle the $\overline{MREQ}$ signal goes "0" in clock state T1. This tells the maskable interrupt requesting LSI that it can put the 8-bit interrupt vector on the data bus, then reads this data to perform interrupt processing. Therefore, the contents of the program counter put on the address bus are not used. Unlike an ordinary I/O operation, the $\overline{RD}$ signal does not go "0". In the clock state T3, the memory refresh address signal is put on the address bus for memory refresh like normal Opcode fetch cycle and the RFSH signal goes "0". In the subsequent machine cycles (M2 and M3), the current contents of the program counter are saved into the stack. In the machine cycles M4 and M5, the contents of the I register (the high-order 8 bits) and the contents of the address indicated by the address of the vector (the low-order 8 bits) from the CTC or the peripheral LSIs connected externally are put in the program counter. Figure 3.2.16 Maskable Interrupt Acknowledge Timing ## (6) Non-maskable interrupt acknowledge operation Figure 3.2.17 shows the basic timing of non-maskable interrupt acknowledge. When the non-maskable interrupt request signal $(\overline{NMI})$ goes low, the internal non-maskable flip-flop is set to "1". The $\overline{NMI}$ signal is detected in any timing of each instruction. However, the internal NMI flip-flop is sampled at the rising edge of the last clock of each instruction. Therefore, the $\overline{NMI}$ signal should go low until the last clock state of an instruction The Opcode fetch cycle for non-maskable interrupt acknowledge is generally the same as the ordinary Opcode fetch cycle. However, the Opcode on the data bus at the time is ignored. The current contents of the program counter are saved into the stack in the subsequent machine cycles (M2 and M3). In the following machine cycle, the operation jumps to address 0066H, the non-maskable interrupt vector address. The machine cycles after these depend on the contents of the fetched Opcode. Figure 3.2.17 Non-Maskable Interrupt Acknowledge Timing # (7) Halt operation Having fetched a HALT instruction in the Opcode fetch cycle, the MPU sets the HALT signal to "0" in synchronization with the falling edge of clock state T4 to tell peripheral LSIs of the fetch and stops operating. if the system clock is kept supplied in the halt state, the MPU continues executing NOP instructions. This is done to output refresh signals when the memory is used. The NOP instruction execution cycle is the same as the ordinary Opcode fetch cycle in which the data on the data bus are ignored. The halt state is cleared when an interrupt is accepted or the $\overline{\text{RESET}}$ signal is set to "0" to reset the MPU. Figure 3.2.18 shows the halt state clear operation by interrupt acknowledge. An interrupt is sampled at the rising edge of the last clock (clock state T4) of the NOP instruction. A maskable interrupt can be accepted when the $\overline{\text{INT}}$ signal is "0". A non-maskable interrupt is accepted when the internal NMI flip-flop which is set at the falling edge of the $\overline{\text{NMI}}$ signal is set at "1". However, it is required that the interrupt enable flip-flop is set to "1" for a maskable interrupt to be accepted. The interrupt processing for the type of the accepted interrupt gets started from the following cycle. However, when the supply of the system clock from the CGC has been stopped by the power down operation, it is required to restart the supply of the system clock and input the $\overline{\text{INT}}$ signal until the execution of one instruction is completed or the $\overline{\text{RESET}}$ signal at least 3 clocks are output. Figure 3.2.9 shows the timing of clearing the halt state caused by power down. For the reset operation, see (8) "Reset operation" below. Note that the $\overline{\text{INT}}$ and $\overline{\text{NMI}}$ signals are shown on the same diagram in Figures 3.2.18 and 3.2.19 for convenience. Figure 3.2.18 Timing of Clearing Halt State Caused by Interrupt Acknowledge Figure 3.2.19 Timing of Clearing Halt State Caused by Power Down # (8) Reset opration Figure 3.2.20 shows the basic timing of reset operation. To reset the MPU, the $\overline{RESET}$ signal must be kept at "0" for at least 3 clocks. When the $\overline{RESET}$ signal goes "1", instruction execution starts from address 0000H after a dummy cycle of at least 2 clock states. Figure 3.2.20 Reset Timing To clear the power down state by the $\overline{RESET}$ signal, the $\overline{RESET}$ signal must be input until 3 clocks or more are supplied by restarting the supply of the system clock from the CGC. # (9) Evaluation operation Each of the MPU signals (A0 through A15, D0 through D7, $\overline{MREQ}$ , $\overline{IORQ}$ , $\overline{RD}$ , $\overline{WR}$ , $\overline{HALT}$ and $\overline{M1}$ ) can be put in the high-impedance state by EV and $\overline{BUSREQ}$ signals to electrically disconnect them from the system. Figure 3.2.21 Evaluation Timing Figure 3.2.22 Block Diagram of the TMPZ84C011A Functioning As Evaluator TOSHIBA TMPZ84C011A #### 3.2.4 TMPZ84C011A Instruction Set This subsection lists the TMPZ84C011A instruction codes and their functions. The table below lists the symbols and abbreviations used to describe the instruction set. The symbols which require special attention are described in the locations in which they appear. ### • Symbols (1/2) | Classification | Symbol | Meaning | |----------------|----------------|-----------------------------------------------| | Register | r, g | Register B, C, D, E, H, L, A, | | | t | Register pair BC, DE, HL | | | | Stack pointer SP | | | q | Register pair BC, DE, HL, AF | | | р | Register pair BC, DE | | | | Index register IX | | | | Stack pointer SP | | | 5 | Register pair BC, DE | | | | Index register IY | | | | Stack pointer SP | | | t <sub>H</sub> | Higher register of register pair | | | | (B, D, H) | | | | Higher 8 bits of stack pointer (SP) | | | qн | Higher register of register pair | | | | (B, D, H, A) | | | IXH | Higher 8 bits of index register IX | | | IYH | Higher 8 bits of index register IY | | | PCH | Higher 8 bits of program counter (PC) | | | tL | Lower register of register pair | | | | (C, E, L) | | | | Lower 8 bits of stack pointer (SP) | | | qL | Lower register of register pair | | | | (C, E, L, F) | | | IXL | Lower 8 bits of index register IX | | } | IYL | Lower 8 bits of index register IY | | | PCL | Lower 8 bits of program counter (PC) | | | rb | Bit b (0-7) of register (B, C, D, E, H, L, A) | ## • Symbols (2/2) | Classification | Symbol | Meaning | |--------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Memory | mn<br>(HL) <sub>b</sub><br>(IX + d) <sub>b</sub><br>(IY + d) <sub>b</sub> | Memory address represented in 16 bits. m indicates higher 8 bits and n, lower 8 bits. Bit b (0-7) of the contents of the memory address indicated by register pair HL. Bit b (0-7) of the contents of the memory address indicated by the value obtained by adding 8-bit data d to the content of index register IX. Bit b (0-7) of the contents of the memory address indicated by the value obtained by adding 8-bit data d to the content of index register IY. | | Flag change symbol | 0<br>1<br>-<br>*<br>X<br>P | Reset to "0" by operation. Set to "1" by operation. No change Affected by operation Undefined Handled as parity flag. P = 0: odd parity P = 1: even parity Handled as overflow flag. V = 0: No overflow | | Operator | ←<br>+<br>-<br>^<br>∨ | V = 1: Overflow Transfer Exchange Add Subtract Logical and between bits. Logical or between bits. Exclusive or between bits | | Others | IFF<br>CY<br>Z | Interrupt enable flip-flop<br>Carry flag<br>Zero flag | ## TMPZ84C011A Instruction Set (1/9) | ITEM/<br>CLASSI | Assembler | Object | 1 | Financia - | | | | FI | ag | | | | No.<br>OF | No.<br>OF | | |-----------------|--------------------------|----------------------|----------|------------|---------------|--------|----------|----------------|-----------|---------------|---------------|---------------|-------------|--------------|-------| | -FICA- | mnemonic | 8inary<br>76 543 210 | Hex | Function | S | Z | | Н | | P/V | N | С | CY-<br>CLES | STA-<br>TES | | | | ID C 0 | 01 rrr ggg | 40+r×8+g | r+n | - | _ | Y | _ | Y | _ | _ | _ | 1 | 4 | | | | LD r,g<br>LD r,n | 00 rrr 110 | 06+r×8 | r+g<br>r+n | | - | | | | <u>-</u> | | | 2 | <del>"</del> | r rrr | | | | nn nan nan | 1 | , | | | ^ | | ^ | | | | | <b>'</b> | 1 | | | I.D. c /HL) | 01 crr 110 | 16+r×8 | r+(HL) | | | | | · · · · · | | | · · · · · | | | 9 999 | | | LD r,(HL)<br>LD r,(IX+d) | 11 011 101 | 100 | r+(IX+d) | ļ | | | _ | | <del></del> | | | 2<br>5 | 7.<br>19 | B 000 | | | [ [ [ ] ] | 01 rrr 110 | 46+r×8 | 1.(17.4) | - | | ^ | _ | ^ | _ | | | 3 | 19 | C 001 | | | | dd ddd ddd | | | | | | | | | | : | | | 0 010 | | | | 11 111 101 | d<br>FD | r+(IY+d) | | | | | | | | <br> | | | E 011 | | | LD r,(IY+d) | 01 rrr 110 | 46+r×8 | 17-(117-0) | - | - | ۸. | _ | ^ | - | _ | _ | 5 | 19 | H 100 | | | | | | | | | | | | | | : | | | L 101 | | | 1. D. (111.) | dd ddd ddd | d | 7M 3 | | | | | | | | | | | A 111 | | | LD (HL),r | 01 110 rrr | 70+r | (HL)+r | | | | | X | <del></del> | | <del></del> . | 2 | 7 | | | | LD (IX+d),r | 11 011 101 | DD | (IX+d)+r | - | - | X | - | Х | - | - | - | 5 | 19 | | | | | 01 110 rrr | 70+r | | | | | | | | | | | | | | | ······ | dd ddd ddd | d | | ļ | | | | | | <b>.</b> | <b></b> . | ļ. <b>.</b> | ļ | | | | LD (IY+d),r | 11 111 101 | FD | (IY+d)←r | - | - | X | - : | Х | - | - | - | 5 | 19 | | | ۵ | | 01 110 rrr | 70+r | | | | | | | | | : | | | | | ∢ | ļ | dd ddd ddd | d | | ļ | | | | | | | | | ļ | | | 0 | LD (HL), n | 00 110 110 | 36 | (HL)+n | - | - | X | - | Х | - | - | - | 3 | 10 | | | _ | | nn nnn nnn | n | ] | 1 | | | | | | | <u>.</u> | l | [ i | | | ∢ | LD (IX+d), n | 11 011 101 | DD | (IX+d)←n | - | - | X | - | Х | - | - | - | 5 | 19 | | | 1 1 | | 00 110 110 | 36 | | | | | | | | : | į | | | | | ∢ | | dd ddd ddd | d | | | | | | | | | ; | | | | | ۵ | | na nea nea | n | | | | | | | | : | } | | | | | | LD (IY+d),n | 11 111 101 | FD | (IY+d)←n | | - | X | - | χ | - | · - | : <u> </u> | 5 | 19 | | | - | | 00 110 110 | 36 | | | | | : | | | ; | : | _ | | | | <br>ao | | dd ddd ddd | d | | | | : | : | | | : | : | | | | | - E | | na ana ana | n . | | | | | : | | | : | | | | | | 80 | 1D & /BC\ | 00 001 010 | 0A | A←(BC) | | | | | | ····· | · · · · · | ···- | | 7 | | | l | LD A (BC) | 00 011 010 | 4 | | ļ | | Х | | <u>X</u> | | ļ | ļ | 2. | 7 | | | | LD A,(DE) | | 1A<br>3A | A+(DE) | | | Х | ļ T | <u>^</u> | ļ | ļ <del></del> | ļ | 2 | | | | | LD A.(mn) | 00 111 010 | | A←(mn) | - | - | X | - | Х | - | - | - | 4 | 13 | | | | | nn nan nan | п | | 1 | | | ; | : | | : | : | | | | | | | nom mona mona | l m | | <b></b> | | | į | | <b></b> | į | į | | ļ <u>.</u> | | | | LD (BC),A | 00 000 010 | 02 | (BC)+A | ļ | | Х., | į | X | ļ <del></del> | <u></u> | <u>;</u> | 2 | 7 | | | 1 | LD (DE),A | 00 010 010 | 12 | (DE)←A | ļ <del></del> | | Х | į <del>.</del> | X | <u>;</u> | <u>:</u> . | <u></u> | 2 | 7 | | | 1 | LD (mn),A | 00 110 010 | 32 | (mn)←A | - | - | X | - | χ | - | - | - | 4 | 13 | | | | | תח מממ חח | n | | | | : | | : | : | : | | 1 | | | | | | മന നണന നന്ന | m | l | ļ | | <u>.</u> | <u>.</u> | | <b></b> | i | Ì | | | | | | LD A,I | 11 101 101 | ED | A←I | * | * | χ | 0 | X | IFF | 0 | - | 2 | 9 | | | | | 01 010 111 | 57 | 1 | J | :<br>: | <u></u> | <u>.</u> | | <b></b> | <u>.</u> | <u>.</u> | | ļ | | | | LD A,R | 11 101 101 | ED | A←R | * | | χ | 0 | χ | IFF | 0 | - | 2 | 9 | | | | | 01 011 111 | 5F | | J | : | | <u>.</u> | | ĺ | <u>:</u> | İ | l | l | | | | LD I,A | 11 101 101 | ED | I+A | - | - | Х | - | Х | - | - | - | 2 | 9 | | | 1 | | 01 000 111 | 47 | l | l | | | | | | <u>.</u> | | l | L | | | | LD R,A | 11 101 101 | ED | R←A | - | - | Х | - | χ | - | - | - | 2 | 9 | | | | | 01 001 111 | 4F | | 1 | į | : | : | : | | | : | | | | | 40 | LD t,mn | 00 tt0 001 | 01+t×10 | t←mn | - | : - | : x | : - | X | | : - | ; - | 3 | 10 | | | DAT, | 1 | nn nnn nnn | n | 1 | 1 | : | | : | | : | | | 1 | | t tt | | 70 | | mm mmm mmm | l m | 1 | 1 | : | : | : | | : | : | : | 1 | l | BC 00 | | - | LD IX,mn | 11 011 101 | DD | IX←mn | ····· | ···- | | - | χ | · - | - | | 4 | 14 | DE 01 | | - | | 00 100 001 | 21 | 1 " | | : - | . ^ | | : ^ | : | | | 1 - | * ~ | HL 10 | | e - 9 | | nn nnn nnn | ļ . | ! | | | : | : | | : | : | : | 1 | l | SP 11 | | | | | | | | | | | | | | | | | | Note: r,g means any of the registers A, B, C, D, E, H, L. IFF in "Flag" column indicates that the content of the interrupt enable flip-flop is copied into the P/V flag. ## TMPZ84C011A Instruction Set (2/9) | ITEM/<br>CLASSI | Assembler | Object | code<br>Hex | Function | | | | F | lag | | | | No.<br>OF | No.<br>GF | | |-----------------|------------------------------|----------------------------------------|--------------------|-----------------------------------------------------------|---|---|--------|--------|-----|--------|---|------------------|-------------|-------------|------------------------| | -FICA-<br>TION | mnemonic | 76 543 210 | nex | ranction | s | Z | | н | | P/V | N | С | CY-<br>CLES | STA-<br>TES | | | | LD IY,mn | 11 111 101<br>00 100 001<br>nn nnn ann | FD<br>21<br>n | IY←ma | - | - | Х | - | х | - | - | - | 4 | 14 | | | | LD HL,(mn) | 00 101 010 00 101 010 00 000 000 | m<br>2A<br>n | H+(mn+1)<br>L+(mn) | - | - | Χ | - | X | - | - | -<br>- | 5 | 16 | t tt<br>BC 00<br>DE 01 | | | LD t,(mn) | 11 101 101<br>01 tt1 011<br>nn nnn nnn | ED<br>4B+t×10<br>n | tH+(mn+1)<br>tL+(mn) | - | - | Х | - | Х | - | - | - | 6 | 20 | HL 10<br>SP 11 | | | LD IX,(mn) | mms numm mmm | DO<br>2A<br>n | IX <sub>H</sub> +(mn+1) IX <sub>L</sub> +(mn) | - | - | Х | - | Х | - | - | - | 6 | 20 | | | LOAD | LO IY,(mn) | 11 111 101<br>00 101 010<br>no non non | FD<br>2A<br>n | IYH←(mn+1)<br>IYL←(mn) | - | - | X | - | Х | - | - | - | 6 | 20 | | | DATA | LD (mn),HL | 00 100 010<br>nn nan nnn | 22<br>n | (mn+1)+H<br>(mn)+L | - | - | Χ | - | Х | - | - | - | 5 | 16 | | | B 1 T | LD (mn),t | 11 101 101<br>01 tt0 011<br>nn nnn nnn | ED<br>43+t×10<br>n | (mn+1)←t <sub>H</sub><br>(mn)←t <sub>L</sub> | - | - | Х | - | Х | - | - | - | 6 | 20 | | | 1 6 | LD (mn),IX | 11 011 101<br>00 100 010<br>nn nnn nnn | DD 22 n | (mn+1)+IX <sub>H</sub><br>(mn)←IX <sub>L</sub> | - | - | Х | - | х | | ~ | - | 6 | 20 | : | | | LD (mn),IY | 11 111 101<br>00 100 010<br>nn nnn nnn | FD 22 | (mn+1)←IY <sub>H</sub><br>(mn)←IY <sub>L</sub> | - | - | Х | - | х | - | - | - | 6 | 20 | | | | LD SP.HL<br>LD SP.IX | 11 111 001<br>11 011 101 | F9<br>D0 | SP+HL<br>SP+IX | - | | X<br>X | -<br>- | X | -<br>- | - | -<br>- | 1 | 6<br>10 | | | | LD SP,IY | 11 111 001<br>11 111 101<br>11 111 001 | F9<br>FD<br>F9 | SP+IY | - | - | х | - | χ | - | - | - | 2 | 10 | | | | PUSH q | 11 qq0 101 | C5+q×10 | (SP-2}←qL,(SP-1)←qH,<br>SP←SP-2 | - | - | Χ | - | X | - | - | - | 3 | 11 | q qq<br>BC 00 | | | PUSH IX | 11 011 101<br>11 100 101 | DD<br>E5 | (SP-2)+IXL,(SP-1)+IXH<br>SP+SP-2 | - | - | Х | - | Х | - | - | - | 4 | 15 | DE 01<br>HL 10 | | | PUSH IY | 11 111 101<br>11 100 101 | FD<br>E6 | (SP-2)←IY <sub>L</sub> ,(SP-1)←IY <sub>H</sub><br>SP←SP-2 | - | - | X | - | Χ | - | - | - | 4 | 15 | AF 11 | | | PDP q | 11 qq0 001 | C1+q×10 | q <sub>H</sub> ←(SP+1),q <sub>L</sub> ←(SP),<br>SP←SP+2 | - | - | Χ | - | Χ | - | - | - | 3 | 10 | | | | POP IX | 11 011 101<br>11 100 001 | DD<br>E1 | IXH←(SP+1),IXL←(SP)<br>SP←SP+2 | - | - | X | - | Х | - | - | - | 4 | 14 | i | | | POP IY | 11 111 101<br>11 100 001 | FD<br>E1 | IYH←(SP+1),IYL←(SP)<br>SP←SP+2 | - | - | X | - | Χ | - | - | - | 4 | 14 | | | *1 | EX DE,HL<br>EX AF,AF'<br>EXX | 11 101 011<br>00 001 000<br>11 011 001 | EB<br>08<br>D9 | DE⇔HL<br>AF⇔AF'<br>BC⇔BC',DE⇔DE',HL⇔HL' | - | | X<br>X | - | X | | | . <del>-</del> . | 11 | 4 4 | | Note : t is any of the register pairs BC, DE, HL, SP. q is any of the register pairs AF, BC, DE, HL. $(PAIR)_{H^{\prime}}(PAIR)_{L}$ refer to high order and low order eight bits of the register pair respectively. (Ex) $BC_{L} = C$ , $AF_{H} = A$ . \*1 : EXCHANGE ## TMPZ84C011A Instruction Set (3/9) | ITEM/ | Assembler | Object | code | | | | | F | lag | | | • | No. | No. | | |-----------------|----------------|--------------------------|--------------|----------------------------------------|----------|--------------|-------------|-------------|--------------------------------------------------|-----------------|------------------------------------------------|-------------|-----------|-----------------|--------------------------| | -FICA- | mnemonic | Binary | Hex | Function | | | | , | 9 | | | | OF<br>CY- | OF | | | TION | in the mone | 76 543 210 | | 1 | s | Εz | : | ÷н | : | P/V | : N | . c | CLES | STA-<br>TES | | | | EX (SP),HL | 11 100 011 | E3 | H↔(SP+1),L↔(SP) | | : - | :<br>: v | - | :<br>: v | : | <u>: </u> | | - | | | | 1 (7 | EX (SP),IX | 11 011 101 | DD | IXH ↔ (SP+1) | <u>-</u> | | X<br>. X | ••••• | : X<br>: X | ļ <u></u> | | <u>.</u> | 5 | <u>19</u><br>23 | | | HAN | ZX (31),12X | 11 100 011 | E3 | IXL ↔(SP) | - | : ⁻ | : ^ | ; ¯ | : ^ | | : - | : _ | ١ ، | 23 | | | | EX (SP),IY | 11 111 101 | FD | IYH⇔(SP+1) | - | - | X | <u>.</u> | . X | - | <u>.</u> | <br>- | 6 | 23 | | | × | | 11 100 011 | E3 | IYL⇔(SP) | | : | | : | : | } | : | | | | | | | LDI | 11 101 101 | ED | (DE)+(HL),DE+DE+1 | - | : - | Х | 0 | X | *м | 0 | - | 4 | 16 | 1 | | 1 | | 10 100 000 | A0 | HL+HL+1,BC+BC-1 | ļ | i | <u>.</u> | <u>.</u> | i | | <u>.</u> | <u>.</u> | <b></b> . | | | | | LDIR | 11 101 101 | ED | (DE)←(HL),DE←DE+1 | - | - | χ | 0 | X | 0 | 0 | - | 5 | 21 | ←[BC< >0] | | 1 | | 10 110 000 | BO | HL+HL+1,BC+BC-1 Repeat until | | | | | | | | | 4 | 16 | ←[BC=0] | | EC. | DD | | | BC=0 | ļ | į | | <u>;</u> | ļ | .; | <u></u> | :<br>: | | | | | R E | LDD | 11 101 101<br>10 101 000 | ED<br>A8 | (DE)+(HL),DE+DE-1 | - | - | X | 0 | X | *м | 0 | - | 4 | 16 | | | Zα | LODR | 11 101 101 | ED | HL+HL-1,BC+BC-1<br> (DE)+(HL),DE+DE-1 | ļ | · | X | 0 | x | | 0 | · · · · · · | 5 | | ←[BC< >0] | | A A | 20011 | 10 111 000 | В8 | HL+HL-1,BC+BC-1 Repeat until | - | i - | | | . ^ | | | - | 4 | 21<br>16 | +[BC=0] | | <b>⊢</b> ∽ | | | | BC=0 | | : | | : | : | : | : | | Ι. | • | [ [ [ ] | | $\times \times$ | CPI | 11 101 101 | ED | A-(HL) | • | * N | X | | X | *м | 1 | - | 4 | 16 | | | 000 | | 10 100 001 | A1 | HL+HL+1,BC+BC-1 | İ | | İ | <u>.</u> | į | | <u>.</u> | | İ | | | | | CPIR | 11 101 101 | ED | A-(HL),HL+HL+1,BC+BC-1 | • | * N | Х | • | X | *м | 1 | - | 5 | 21 | +[BC < > 0 & | | മെ | | 10 110 001 | B1 | Repeat until A= (HL) or BC=0 | | | ļ | į | | <u>.</u> | <u>:</u><br>{ | :<br>; | 4 | 16 | A< > (HL)]<br>*[BC=0 or | | | CPD | 11 101 101 | ED | A-(HL) | • | *N | X | * | X | *м | 1 | - | 4 | 16 | A= (HL)] | | | CODD | 10 101 001 | A9 | HL+HL-1,BC+BC-1 | ļ | į | | į | ļ | ļ | ļ | | | | | | | CPDR | 11 101 101 | ED<br>B9 | A-(HL), HL+HL-1, 8C+BC-1 | • | *N | X | * | X | *м | 1 | - | 5 | 21 | +[BC< >0 &<br>A< > (HL)] | | - | ADD A,r | 10 111 001<br>10 000 rrr | 80+r | Repeat until A=(HL)orBC=0 A+A+r | - | <del>.</del> | : . | | <del>: </del> | <del>: ,,</del> | : | : | 4 | 16 | r[BC=0 or | | 1 | ADD A,n | 11 000 110 | C6 | A+A+n | <u>.</u> | | ş.::. | <br>• | X | <u>v</u> | 0 | <u>T</u> | 1 | 4 | A= (HL)] | | | | nn ann nnn | n | | | | ∄^ | | : ^ | . * | : | | - | l ' | | | | ADD A,(HL) | 10 000 110 | B6 | A←A+(HL) | * | | :<br>∃ X | • | X | v | | • | 2 | 7 | r rrr | | ŀ | ADD A,(IX+d) | 11 011 101 | DD | A←A+(IX+d) | • | * | . X | • | X | · v | . 0 | • | 5 | 19 | B 000 | | _ | | 10 000 110 | 86 | | | | | | | | | | | | C 001 | | ⋖ | | dd ddd ddd | d | | ļ | i | <u>:</u> | <u>:</u> | i | <u>.</u> | <u>.</u> | | | <b>.</b> | D 010 | | <u> </u> | ADD A,(IY+d) | 11 111 101 | FD | A←A+(IY+d) | * | * | X | • | X | ٧ | 0 | * | 5 | 19 | E 011 | | 0 0 | | 10 000 110 | 86 | | | | | | | | | | | | н 100 | | د ا | ADC A 5 | dd ddd ddd | d<br>00+5 | A+A+a+CV | | | :<br>: | <u>.</u> | ļ | <del>!</del> | <u>:</u> . <u></u> | | | ļi | L 101 | | ۵ | ADC A,r | 10 001 rrr<br>11 001 110 | 88+r<br> CE | A+A+r+CY<br>A+A+n+CY | | | : .X<br>: X | * | :X | : V<br>: v | : 0<br>: 0 | | 1 | 4 | A 111 | | Z<br>4 | noc n, n | nn nan nan | n | R. A. I. C. | • | | : ^ | | . ^ | V | 0 | * | 2 | 7 | | | | ADC A,(HL) | 10 001 110 | 8E | A+A+(HL)+CY | • | • | | * | X | ν | <br>: 0 | • | 2 | 7 | | | <u>-</u> | ADC A,(IX+d) | 11 011 101 | DD | A←A+(IX+d)+CY | | | : .:<br>: X | * | X | v | | * | 5 | 19 | | | F~ | | 10 001 110 | 8E | | | | | | | | | | | | | | Σ | | dd ddd ddd | d | | ļ | | | <u>.</u> | | | | | <b></b> | [] | | | Ξ | ADC A,(IY+d) | 11 111 101 | FD | A←A+(IY+d)+CY | * | • | Χ | * | Х | ٧ | 0 | * | 5 | 19 | | | -<br>cc | | 10 001 110 | 8E | | | | : | | : | | | | | | | | 4 | CUD - | dd ddd ddd | d | | | · | <u>.</u> | <u></u> | ; <u>.</u> | į <sub>.</sub> | ;<br> | | <b> </b> | ļ | | | <b>⊢</b> | SUB r<br>SUB n | 10 010 rrr | 90+r | A←A−r | <u>*</u> | • | | · · · · · · | | v | · · · · · · | | 1 | 44 | | | _<br>_ | SUB n | 11 010 110<br>na ann ann | D6 | A←A−n | • | • | X | • | X | V | 1 | • | 2 | 7 | | | | SUB (HL) | 10 010 110 | 96 | A←A−(HL) | | * | Х | • | y | | 1 | ····· | , | | | | ω | SUB (IX+d) | 11 011 101 | DD | A+A-(IX+d) | * | * | | | ^<br>¥ | ν | 1 | • | 2 | 19 | | | 1 | ` ′ | 10 010 110 | 96 | , , , , | | | . ^ | | . ^ | • | | | ľ | " | | | | | dd ddd ddd | d | | 1 | | | | | | | | | | | | 1 | SUB (IY+d) | 11 111 101 | FD | A+A-(IY+d) | * | * | Х | | Х | ٧ | 1 | • | 5 | 19 | | | : | | 10 010 110 | 96 | | İ | | | | } | : | | | | | | | نــــــا | | dd ddd ddd | d | | | : | : | : | : | : | : : | | | | | Note: \*M P/V flag is 0 if the result of BC -1 = 0, otherwise P/V = 1. \*N Z flag is 1 if A = (HL), otherwise Z = 0. [ ] Indicates the total condition of the number of cycles and states indicated by arrow. r means any of the registers A, B, C, D, E, H, L. TOSHIBA TMPZ84C011A ## TMPZ84C011A Instruction Set (4/9) | ITEM/ | Assembler | Object | code | | | | | F | lag | | | | No. | No.<br>OF | | |--------|---------------|----------------------------|-----------|-----------------|----------|----|------------|-------------|-----|---------------|----------|----------|------|--------------|----------------| | ·FICA- | mnemonic | Binary | Hex | Function | | | | | | | | | CY- | STA- | | | TION | in itemotic | 76 543 210 | | | s | Z | | Н | | P/V | N | С | CLES | TES | | | | SBC A,r | 10 011 rrr | 98+r | A←A-r-CY | * | * | χ | * | Χ | ٧ | 1 | * | 1 | 4 | ר רור | | | SBC A,n | 11 D11 110 | DE | A-A-n-CY | * | * | Х | * | χ | ٧ | 1 | * | 2 | 7 | В 000 | | | | an nan ana | n | | ļ | | ;<br> | | | į | <u>.</u> | <u>.</u> | ļ | ļ | C 001 | | | SBC A,(HL) | 10 011 110 | 9E | A←A−(HL)−CY | | • | | | | v | | | 2 | 7 | D 010 | | | SBC A,(IX+d) | 11 011 101 | DD | A+A-(IX+d)-CY | * | ٠ | X | * | X | V | 1 | * | 5 | 19 | E 011 | | | | 10 011 110<br>dd ddd ddd | 9E | | | | | | | | | | | | H 100<br>L 101 | | | SBC A,(IY+d) | 11 111 101 | FD | A+A-(IY+d)-CY | | • | Y | | | v | <br>. 1 | * | 5 | 19 | A 111 | | | 000 (1,(11.0) | 10 011 110 | 9E | (1, 5. | | | . " | | : " | ' | 1 | | ľ | ** | | | | | dd ddd ddd | d | | ļ | | | | | | | | ĺ | | | | | AND r | 10 100 rrr | A0+r | A+A∧r | * | * | χ | 1 | χ | Р | 0 | 0 | 1 | 4 | | | ⋖ | AND n | 11 100 110 | E6 | A←A∧n | * | * | | 1 | : | Р | 0 | 0 | 2 | 7 | | | U | | an nnn nan | n | | ļ | | ļ<br> | į<br> | ļ | ;<br>; | į | ( | | | | | - 5 | AND (HL) | 10 100 110 | A6 | A←A∧(HL) | | | Х | | | · · · · · · · | .0 | 0 | 2 | 7 | | | 0 | AND (IX+d) | 11 011 101 | DD | A←A∧(IX+d) | * | * | X | 1 | Х | P | 0 | 0 | 5 | 19 | | | _ | | 10 100 110 | A6 | | | | | : | : | : | : | : | | | | | ۵ | AND (IY+d) | dd ddd ddd<br>11 111 101 | l d<br>FD | A←A∧(IY+d) | | | x | <br>: 1 | v | Р | <br>0 | | 5 | 19 | | | z | Allo (1110) | 10 100 110 | A6 | A.A.(11.0) | ' | | . ^ | : 1 | : ^ | ; | | | ~ | 13 | | | 4 | | dd ddd ddd | d | | | | : | | | | - | | | | | | U | OR r | 10 110 rrr | B0+r | A←A∨r | • | | Χ | 0 | ; X | Р | 0 | 0 | 1 | 4 | | | _ | DR n | 11 110 110 | F6 | A←A∨n | • | • | | | Х | Р | 0 | 0 | 2 | 7 | 1 | | ⊢ | | nn ann ann | n | | ļ | | <u>.</u> | į<br> | | <u>.</u> | <u>.</u> | ļ | ļ | ļ | | | Σ | OR (HL) | 10 110 110 | B6 | A←A∨(HL) | | | <u> </u> | | x | Р | | 0 | 2 | ? | | | I | OR {IX+d} | 11 011 101 | DD | A←A∨(IX+d) | * | * | X | 0 | X | P | 0 | 0 | 5 | 19 | | | ⊢ | | 10 110 110 | 86 | | | : | | | | : | : | : | | | | | _<br>∝ | OD (1V.4) | dd ddd ddd<br>11 111 101 | d<br>FD | As As of TV+d \ | | | :<br>: • | | | :<br>: Р | | | 5 | 19 | l | | ∢ | OR (IY+d) | 10 110 110 | B6 | A←A√(IY+d) | ľ | | . ^ | | : ^ | : " | : " | : " | " | 19 | [ | | | | dd ddd ddd | d | | | : | | | | | | | | | 1 | | _ | XOR r | 10 101 rrr | A8+r | A←A∀r | * | * | χ | 0 | : X | р | | 0 | 1 | 4 | 1 | | 20 | XOR n | 11 101 110 | EE | A+A∀n | * | * | Χ | | X | Р | | 0 | 2 | 7 | 1 | | | | no ona non | n | | ļ | į | i | <u>.</u> | i | i | <u>.</u> | <u>;</u> | | ļ | 1 | | œ | XOR (HL) | 10 101 110 | AE | A←A∀(HL) | | * | . X. | : · · · · · | Χ. | Р | | 0 | 2 | 7. | 1 | | | XOR (IX+d) | 11 011 101 | 00 | A←A∀(IX+d) | * | * | X | 0 | X | . P | 0 | : 0 | 5 | 19 | l | | | : | 10 101 110 | AE<br>d | | | | | | | | | | | 1 | l | | | XOR (IY+d) | dd ddd ddd<br> 11 111 101 | FD FD | A←A∀(IY+d) | * | | | | x | P | i | ; | 5 | 19 | 1 | | | (2,1,0) | 10 101 110 | AE | | | | : ^ | | . ^ | į . | | | | `` | | | | | dd ddd ddd | d | | | | <u>.</u> | | į | į | j | | 1 | ] | 1 | | | CP r | 10 111 rrr | B8+r | A-r | | * | χ | | Х | ٧ | 1 | | 1 | 4 | | | | CP n | 11 111 110 | FE | A-n | • | * | | | | | 1 | | 2 | 7 | 1 | | | | no non non | n | | ļ | ļ, | ġ | <u>.</u> | ļ | ļ | | į | | ļ <u>.</u> . | Į. | | | CP (HL) | 10 111 110 | BE | A-(HL) | | * | <u>, X</u> | | Х. | <u>v</u> | 1.1. | • | 2 | ·?- | ł | | | CP (IX+d) | 11 011 101 | DD<br>BE | A-(IX+d) | 1 | • | : X | • | , X | ٧ | 1 | • | 5 | 19 | | | | 1 | dd ddd ddd | d | | | | | | | | | | | | | | | CP (IY+d) | 11 111 101 | FD | A-(IY+d) | * | * | X | • | . X | ٧ | 1 | • | 5 | 19 | | | | ' ' | 10 111 110 | BE | | | 1 | : | : | | : | | : | 1 | | | | | [ | dd ddd ddd | đ | | <u> </u> | | <u>.</u> | į | | <u>:</u> | <u>.</u> | <u>.</u> | | ļ | ] | | | INC r | 00 rrr 100 | 04+r×8 | r+r+1 | | * | X | | X | V | | | 1 | 4 | | | | INC (HL) | 00 110 100 | 34 | (HL)←(HL)+1 | * | * | X | | Χ. | v | 0 | į | 3 | .11 | Į. | | | INC (IX+d) | 11 011 101 | DD | (IX+d)+(IX+d)+1 | * | * | X | * | X | ٧ | 0 | - | 6 | 23 | | | | | 00 110 100 | 34 | | 1 | : | : | | | | | | | | | | | 1 | dd ddd ddd | d | | 1 | : | 1 | : | 1 | : | : | : | 1 | 1 | 1 | Note : r means any of the registers A, B, C, D, E, H, L. ## TMPZ84C011A Instruction Set (5/9) | ITEM/ | Assembler | Object | code | | | | <u>-</u> | F | lag | _ | | | No. | No.<br>OF | ] | |----------------------|-----------------------------------------|----------------------------------|--------------------|------------------------------|--------------|-------|----------|----------------------------------------------|------------|---------------------|--------------|----------------|--------------|-----------|----------------| | -FICA-<br>TION | mnemonic | 76 543 210 | Hex | Function | s | z | <u>.</u> | Н | | : P/V | . N | : c | CY- | STA- | | | U | INC (IY+d) | 11 111 101 | FD | (IY+d)+(IY+d)+1 | • | | : x | <u>: </u> | X | : V | <u> </u> | : - | <del>-</del> | - | 1 | | _<br> | | 00 110 100 | 34 | | | | : ^ | | ! ^ | | | • | 6 | 23 | | | H<br>N<br>L | DEC r | dd ddd ddd | ď | | ļ | ļ | <u>.</u> | <u>i</u> | Ì | <u></u> | <u>.</u> | <u>.</u> | | ļ | ļ | | H | DEC (HL) | 00 rrr 101<br>00 110 101 | 05+r×8<br>35 | r+r-1<br> (HL)+(HL)-1 | | * | Х. | * | <u>X</u> . | v | 1 | | 1 | 4 | <u>r rrr</u> | | - U | DEC (IX+d) | 11 011 101 | DO | (IX+d)+(IX+d)-1 | <u>.</u> | | . X | * | . Х<br>Х | V | 1 | ŧΞ | 3<br>6 | 23 | B 000 | | A 0 | | 00 110 101 | 35 | | | | | | · ^ | | • | : | " | 23 | D 010 | | <u> </u> | DEC (IY+d) | dd ddd ddd | d | 720 | ļ | | | <u>.</u> | ļ | <u></u> | <u>.</u> | <u>.</u> | ļ | | E 011 | | m 0 | DEC (IY+d) | 11 111 101<br>00 110 101 | FD<br>35 | (IY+d)+(IY+d)-1 | * | * | X | * | Х | V | 1 | - | 6 | 23 | H 100 | | ω 4<br>. Σ | | dd ddd ddd | d | i | | | | | | | | } | | | A 111 | | 0 L | DAA | 00 100 111 | 27 | Decimal adjust accumulator | | * | X | | Х | <del>:</del><br>: Р | <del>-</del> | | 1 | 4 | | | ~ ~ | CPL | 00 101 111 | 2F | A←Ā | <del>.</del> | | Χ | 1 | Х | i | 1 | <u></u> | 1 | 4 | ! | | _ NO | NEG | 01 000 100 | ED 44 | A+0-A | * | ٠ | Х | * | Х | ٧ | 1 | * | 2 | 8 | | | U | CCF | 00 111 111 | 3F | CY+CY | | | Х | X | X | ·} | 0 | • | | 4 | | | MPU | SCF | 00 110 111 | 37 | CY+1 | - | <br>- | Δ.<br>X | 0 | Ω. | · | 0 | 1 | 1 | 4 | | | ш | NOP | 00 000 000 | 00 | no operation | | | X | <u> </u> | X | - | - | - | 1 | 4 | | | POS | HALT<br>DI | 01 110 110 | 76 | MPU Halted | | | Х. | <u>.</u> | . Х. | | | ļ | . 1 | 4 | | | R 4 | EI | 11 110 011 | F3<br>FB | IFF+0<br>IFF+1 | | | X. | | Х | · | | į <del>.</del> | 1 | 4. | | | PUR | IM O | 11 101 101 | ED | Set interrupt mode 0 | | ٠٠ | . Х<br>Х | | X<br>X | ļ <u>-</u> | | · | 2 | 4.<br>8 | | | 1 L - | *************************************** | 01 000 110 | 46 | , | | | . ^ | | ^ | | _ | _ | ' | l ° | | | GENELAL<br>AR I THME | IM 1 | 11 101 101 | ED | Set interrupt mode 1 | - | - | Х | - | X | - | - | - | 2 | 8 | | | GENI<br>ARI | IM 2 | 01 010 110<br>11 <b>1</b> 01 101 | 56<br>ED | Sat interrupt mode ? | | | | | | | | | | | | | S A | | 01 011 110 | 5E | Set interrupt mode 2 | _ | - | Х | - | X | ~ | - | - | 2 | 8 | | | | ADD HL,t | 00 tt1 001 | 09+t×10 | HL←HL+t | - | _ | X | χ | Х | - | 0 | * | 3 | 11 | t tt | | | ADC HL,t | 11 101 101 | ED | HL←HL+t+CY | * | * | Χ | χ | Х | ٧ | 0 | • | 4 | 15 | BC 00 | | U | SBC HL,t | 01 tt1 010<br>11 101 101 | 4A+t×10<br>ED | H <b>L</b> +HL− <b>t</b> −CY | | | | | | | | | | | DE 01 | | _<br>⊢ | , | 01 tt0 010 | 42+t×10 | שניית - ניינין | • | * | Х | Χ | X | V | 1 | * | 4 | 15 | HL 10<br>SP 11 | | HME | ADD IX,p | 11 011 10 <b>1</b> | DD | IX←IX+p | | - : | X | X | | | 0 | • | 4 | <br>15 | SP 11 | | ĭ | ADD tv | 00 pp1 001 | 09+p×10 | | | | | | <b></b> | | | | | | рр | | _ | ADD IY,s | 11 111 101<br>00 ss1 001 | FD<br>DOLOUAD | IY+IY+s | - | - | Х | X | X | - | 0 | * | 4 | 15 | BC 00 | | ٨ | INC t | 00 ss1 001 | 09+s×10<br>03+t×10 | t+t+1 | ··· | | | ····· | | | | ,. | | | DE 01 | | | INC IX | 11 011 101 | DD | IX+IX+1 | | | X | | . Х<br>Х | | | | 1 | 10 | IX 10<br>SP 11 | | | | 00 100 011 | 23 | | | | " | | | | | | ۲ | 10 | 11 | | و | INC IY | 11 111 101 | FD | IY+IY+1 | - | - | Χ | - | Х | - | - | - | 2 | 10 | s ss | | - } | DEC t | 00 100 011<br>00 tt1 011 | 23<br>0B+t×10 | t+t-1 | | | | | | | | | | | BC 00 | | ŀ | DEC IX | 11 011 101 | DD 00 | IX+IX-1 | | - | X | | X | | | | 1 | 6<br>10 | DE 01<br>IY 10 | | | | 00 101 011 | 2B | | : | | ^ | | ^ | | | - | 4 | 10 | SP 11 | | İ | DEC IY | 11 111 101 | FD | IY←IY-1 | - | - | χ | - | χ | - | - | | 2 | 10 | | | ш | | DO 101 011 | 28 | | - : | | ; | ; | | | | _ | | | | | ROTAT | RLCA | 00 000 111 | 07 | CY 7 + 0 A | - | - | X | 0 | х | - | 0 | • | 1 | 4 | | Note: ss is any of the register pairs BC, DE, HL, SP. PP is any of the register pairs BC, DE, IX, SP. rr is any of the register pairs BC, DE, IY, SP. ## TMPZ84C011A Instruction Set (6/9) | TEM/ | Assembler | Object | | Function | | | | Fi | iag | | | | No.<br>OF | No.<br>OF | | |---------------|-----------------------|------------------------------------------------------|----------------|----------------------------------|---|---|---|----|-----|-------|---|---|-------------|-------------|------------------------------| | FICA- | mnemonic | 76 543 210 | Hex | Function | s | Z | | Н | | P/V | N | С | CY-<br>CLES | STA-<br>TES | | | | RLA | 00 010 111 | 17 | CY 7 ← 0 → A | - | - | χ | 0 | Χ | - | 0 | * | 1 | 4 | | | | RRCA | 00 001 111 | OF | 7 → 0 CY | - | - | х | 0 | Х | - | 0 | * | 1 | 4 | | | | RRA | 00 011 111 | 1F | 7 → 0 → CY | - | - | х | 0 | Х | - | C | * | 1 | 4 | | | | RLC r | 11 001 011<br>00 000 rrr | CB<br>00+r | | * | * | Х | 0 | Х | Р | 0 | * | 2 | 8 | r rr<br>B 00 | | | RLC (HL) | 11 001 011<br>00 000 110 | CB<br>06 | | * | * | Х | 0 | Χ | Р | 0 | • | 4 | 15 | C 00<br>D 01 | | <b>-</b> | RLC (IX+d) | 11 011 101<br>11 001 011<br>dd ddd ddd<br>00 000 110 | DD<br>CB<br>d | CY 7 + 0<br>r,(HL),(IX+d),(IY+d) | * | • | X | 0 | Χ | Р | 0 | * | 6 | 23 | E 01<br>H 10<br>L 10<br>A 11 | | E SH- | RLC (IY+d) | 11 111 101<br>11 001 011<br>dd ddd ddd | FD<br>CB<br>d | | * | • | Х | 0 | X | P | 0 | • | 6 | 23 | | | <b>⊢</b><br>∀ | RL r | 00 000 110<br>11 001 011 | 06<br>CB | | • | * | X | 0 | X | P | 0 | * | 2 | 8 | | | ⊢<br>Ο<br>∝ | RL (HL) | 00 010 rrr<br>11 001 011 | 10+r<br>CB | | • | * | X | 0 | Х | p | 0 | * | 4 | 15 | | | | RL (IX+d) | 00 010 110<br>11 011 101<br>11 001 011<br>dd ddd ddd | DD CB | CY 7 ← 0<br>r,(HL),(IX+d),(IY+d) | * | • | X | 0 | Х | Р | 0 | • | 6 | 23 | | | | RL (IY+d) | 00 010 110<br>11 111 101<br>11 001 011<br>dd ddd ddd | FD<br>CB | | • | * | X | 0 | Х | Р | 0 | • | 6 | 23 | | | | RRC r | 00 010 110<br>11 001 011 | 16<br>CB | | • | * | χ | 0 | x | P | 0 | • | 2 | 8 | | | | RRC (HL) | 00 001 rrr<br>11 001 011 | CB | | * | • | X | 0 | X | <br>P | 0 | • | 4 | 15 | | | | RRC (IX+d) | 00 001 110<br>11 011 101<br>11 001 011<br>dd ddd ddd | OE<br>DD<br>CB | 7 → 0 CY<br>r,(HL),(IX+d),(IY+d) | * | • | X | 0 | Х | Р | 0 | * | 6 | 23 | | | | RRC (IY+d) | 00 001 110<br>11 111 101<br>11 001 011<br>dd ddd ddd | FD<br>CB | | * | * | Х | 0 | Х | Р | 0 | * | 6 | 23 | | | | RR r | 00 001 110<br>11 001 011 | C8 | | + | * | Х | 0 | Х | P | 0 | * | 2 | 8 | | | | RR (HL) 11 001 011 CB | СВ | | * | * | Х | 0 | Х | Р | 0 | * | 4 | 15 | | | | | RR (IX+d) | 11 011 101<br>11 001 011<br>11 001 011<br>dd ddd ddd | DD CB | $\frac{1}{r_*(HL)_*(IX+d)}$ | * | • | X | 0 | X | P | 0 | • | 6 | 23 | • | Note : r means any of the registers A, B, C, D, E, H, L. ## TMPZ84C011A Instruction Set (7/9) | ITEM/<br>CLASSI<br>-FICA- | Assembler<br>mnemonic | Object<br>Binary | Hex | Function | | | | F | lag | | | | Na.<br>Of | No.<br>OF | | |---------------------------|-----------------------|------------------------------------------------------|---------------------|----------------------------------------------------------------------------------|---|---|---|---|-----|-----|---|---|-------------|-------------|--------------------------| | TION | mienonic | 76 543 210 | | | s | Z | : | н | : | P/V | N | С | CY-<br>CLES | STA-<br>TES | | | | RR (ÎY+d) | 11 111 101<br>11 001 011<br>dd ddd ddd<br>00 011 110 | FD<br>CB<br>d<br>1E | 7 → 0 → CY (1Y+d) | • | * | Х | 0 | Х | Р | 0 | * | 6 | 23 | | | | SLA r | 11 001 011<br>00 100 rrr | CB<br>20+r | | * | * | Х | 0 | Х | Р | 0 | • | 2 | 8 | r<br>B | | | SLA (HL) | 11 001 011<br>00 100 110 | CB<br>26 | | * | * | Х | 0 | Х | Р | 0 | • | 4 | 15 | С | | | SLA (IX+d) | 11 011 101<br>11 001 011<br>dd ddd ddd<br>00 100 110 | DD<br>CB<br>d<br>26 | CY | • | * | X | 0 | Х | р | G | • | 6 | 23 | E<br>H<br>L<br>A | | _ | SLA (IY+d) | 11 111 101<br>11 001 011<br>dd ddd ddd<br>00 100 110 | FD<br>CB<br>d<br>26 | | * | * | X | 0 | Х | Р | 0 | * | 6 | 23 | 1 | | <u>⊩</u> | SRA r | 11 001 011<br>00 101 rrr | CB<br>28+r | | * | • | X | 0 | Х | P | 0 | • | 2 | 8 | | | ς,<br>Ι | SRA (HL) | 11 001 011<br>00 101 110 | CB<br>2E | | • | * | Х | 0 | Х | Р | 0 | • | 4 | 15 | | | TATE | SRA (IX+d) | 11 011 101<br>11 001 011<br>dd ddd ddd<br>00 101 110 | OD<br>CB<br>d<br>2E | 7 → 0 → CY r, {HL}, (IX+d), (IY+d) | • | • | Х | 0 | Х | Р | 0 | • | 6 | 23 | | | м<br>О | SRA (IY+d) | 11 111 101<br>11 001 011<br>dd ddd ddd<br>00 101 110 | FD<br>CB<br>d<br>2E | | * | • | Х | 0 | X | Р | 0 | * | 6 | 23 | | | | SRL r | 11 001 011<br>00 111 rrr | CB<br>38+r | | * | • | X | 0 | X | Р | 0 | * | 2 | В | | | | SRL (HL) | 11 001 011<br>00 111 110 | CB<br>3E | | • | | Х | 0 | X | Р | 0 | ٠ | 4 | 15 | | | | SRL (IX+d) | 11 011 101<br>11 001 011<br>dd ddd ddd<br>00 111 110 | DD<br>CB<br>d<br>3E | $0 \longrightarrow 7 \rightarrow 0 \longrightarrow CY$ $r, (HL), (IX+d), (IY+d)$ | • | • | Χ | 0 | X | Р | 0 | * | 6 | 23 | | | | SRL (IY+d) | 11 111 101<br>11 001 011<br>dd ddd ddd<br>00 111 110 | FD<br>CB<br>d<br>3E | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | • | * | Χ | 0 | X | P | 0 | • | 6 | 23 | | | | RLD | 11 101 101<br>01 101 111 | ED<br>6F | A 7 43 0 7 43 0 (HL) | • | * | Х | 0 | Х | Р | 0 | - | 5 | 18 | *1 | | | RRD | 11 101 101<br>01 100 111 | ED<br>67 | A 7 43 0 7 43 0 (HL) | * | * | χ | 0 | χ | Р | 0 | | 5 | 18 | *1 | | TEST | BIT b,r | 11 001 011<br>01 bbb rrr | CB<br>40+b×8+r | Z←r <sub>b</sub> | х | ٠ | Х | 1 | К | K | 0 | - | 2 | 8 | 0 0 | | RESET AND | BIT b,(HL) | 11 001 011<br>01 bbb 110 | CB<br>46+b×8 | Z+(HL)b | Х | • | X | 1 | Х | Х | 0 | - | 3 | 12 | 2 C<br>3 C<br>4 1<br>5 1 | The content of the upper half of the accumulator is unaffected. The notation (HL) $_{\rm b}$ indicates bit $_{\rm b}$ (0 to 7) within the contents of the HL register pair. The notation $r_b$ indicates bit b (0 to 7) within the r register. ### TMPZ84C011A Instruction Set (8/9) | Martin M | TEMI<br>CLASSI | Assembler | Object | | Function | | | | FI | ag | | | | No.<br>Of | No.<br>OF | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|------------|----------|------------------------------|----------|----------------------------------------------|----------------------------------------------|--------------|--------------|------------------|----------|----------------|-----------|-----------------------------------|-----------| | Bit b.(1x+d) 11 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 | FICA- | mnemonic | | nex | 1 0.1250 | s | Z | | н | | P/V | N | С | <b>,</b> | 1 | | | | _ | BIT b.(IX+d) | | DD | | X | * | Х | 1 | Х | Х | 0 | - | 5 | 20 | | | BIT b_(IY*d) 1 11 10 10 10 10 10 10 | | , , , , , , | | | Z←(IX+d)b | | | | ; | | | | | | | | | SET D. (1Y+0) 11 11 101 101 101 102 11 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 1 | | | 1 | d | | 1 | | | } | | | | | | | | | SET D. (17+d) 11 11 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 | | | 01 655 110 | 46+b×8 | | | | | i | | | | | l | [ <u>.</u> | | | | | BIT b.(IY+d) | | FD | , | Х | • | Χ | 1 | Χ | Χ | 0 | - | 5 | 20 | | | SET December Set | _ | | | СВ | Z←(IY+d)b | | | | | | | | | | | | | SET B, r | | | dd ddd ddd | d | 1 | | | | | | | | | | | | | Set U, (HL) 11 001 011 CB (HL)p=1 | ш | | 01 bbb 110 | 46+b×8 | | | | | | | | | | ļ | | | | SET b, (HL 11 001 011 CB CB CB CB CB CB CB | ⊢- | SET b,r | 11 001 011 | СВ | r <sub>b</sub> ←1 | - | - | Х | - : | Χ | - | - | - | 2 | 8 | | | SET b, (HL) 11 001 011 C8 | _ | | 11 bbb rrr | C0+b×8+r | | ] | | | | | i | <u>.</u> | <u>.</u> | | | | | SET b, (IX+d) I1 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 101 | | SET b,(HL) | 11 001 011 | СВ | (HL) <sub>b</sub> ←1 | - | - | Х | - | X | - | - | - | 4 | 15 | | | 1 1 1 1 1 1 1 1 1 1 | | | 11 bbb 110 | C6+b×8 | | | | į <u>i</u> | | , | <u> </u> | <u>.</u> | <u>.</u> | ļ | | | | | | SET b,(IX+d) | 11 011 101 | DD | (IX+d) <sub>b</sub> ←1 | - | - | Х | - | Х | - | - | - | 6 | 23 | | | SET b, (17+c) 11 11 101 10 11 10 10 | | | 11 001 011 | СВ | | | | : | | | : | | | 1 | | | | SET b, (1Y+d) 11 111 101 101 C6+b×8 (1Y+d)b+1 X - X - X - - - | | | dd ddd ddd | d | • | | | : : | | | | | | | 1 | | | | | | 11 bbb 110 | C6+b×8 | ] | | | [] | | | <b>.</b> | ļ | ļ | .l | ļ | A 111 | | Note | _ | SET b,(IY+d) | 11 111 101 | FD | (IY+d)b←1 | - | - | X | - | Х | - | - | - | 6 | 23 | | | No. 11 bbb 10 C6+b×8 Fb+0 - | | | 11 001 011 | CB | | | | | | | | | | ] | | | | RES b, (HL) 11 001 011 CB | | | qq qqq qqq | d | | | | | | | | • | | ١. | | | | RES b, (HL) 11 001 011 CB (HL)b+0 | | | 11 bbb 110 | C6+b×8 | | | ļ | | | | į | į | ļ | ļ | | 1 | | RES b.(HL) 11 001 011 1 CB (HL)b+0 | 0, | RES b,r | 11 001 011 | CB | rb←0 | - | - | Х | - | χ | - | - | - | 2 | 8 | | | ## RES b, (IX+d) 11 011 101 CB ddd ddd dd lo bbb 110 86+bx8 ## RES b, (IY+d) 11 111 111 101 FD (IY+d)b+0 | - | | 10 bbb rrr | 80+b×8+r | ļ | <i>.</i> | :<br>: | :<br> | | | . <b>.</b> | <u>.</u> | į | | | | | RES b,(IX+d) 11 011 101 | - | RES b,(HL) | 11 001 011 | СВ | (HL)b+0 | - | - | X | - | Х | - | - | - | 4 | 15 | 1 | | 11 001 011 CB dd ddd ddd 10 bbb 110 86+b×8 RES b,{IY+d} 111 111 101 CB dd ddd dd 10 bbb 110 86+b×8 JP mn 11 000 011 CB dd ddd dd 10 bbb 110 86+b×8 JP c,ma 11 ccc 010 C2+c×8 PC-mn | 8 | | 10 bbb 110 | 86+b×8 | | | ļ | | | ļ | .; | <b>.</b> | ;<br>; | . | 1 | | | RES b, {IY+d} 11 111 101 FD (IY+d)b+0 X - X - 6 23 | | RES b,(IX+d) | 11 011 101 | DD | (1X+d)b←0 | - | - | X | - | Х | - | - | - | 6 | 23 | 4 | | RES b,{IY+d} 11 111 101 | | | 11 001 011 | СВ | | | | | ; | : | : | : | : | 1 | | 7 111 | | RES b, (IY+d) 11 111 101 FD (IY+d)b+0 | | | od ddd ddd | į d | | | | 1 | | : | 1 | : | : | | | ŀ | | 11 001 011 CB dd ddd ddd 10 bbb 110 86+b×8 | | | 10 bbb 110 | 86+b×8 | | | ļ | .j | | ļ | .) | ļ | į | . | ļ | | | Description | | RES b,(IY+d) | 11 111 101 | FD | (IY+d)P←0 | - | - | X | - | X | - | - | <u> </u> | 6 | 23 | | | JP mn | | | | 1 | | | : | : | | | | | | | | | | JP mn 11 000 011 03 nn nnn nnn nn mm mmm mm mm mm mm mm mm | | | | _ | | | | | | | | | | | | | | No. 20 | | | 10 bbb 110 | | | | <u>; </u> | <u>: </u> | <u>:</u> | - | | ÷ | <del>! -</del> | - | | | | Description | | JP mn | 1 | | PC←mn | - | - | X | - | X | - | : - | - | 3 | 10 | | | JP c,ma | | | | n | | | : | | ; | : | : | : | : | 1 | | 1 | | No. | | | | | | | ļ | į | į | · | . <del>.</del> | <u></u> | <u></u> | | ···· | 4 ' | | No. | | JP c,ma | 1 | | | - | : - | : X | - | : X | - | - | ; - | 3 | 10 | | | JR \$+e 00 011 000 18 PC+\$+e | | | 1 | | (Only when condition is met) | | : | : | : | : | | | | | 1 | 1 | | aa aaa aaa aa aa aa aa aa aa aa aa aa a | | | | | | | . <u>.</u> | <u></u> . | <u>.</u> | ļ <u>.</u> . | | <u> </u> | ļ | | + | 4 | | Section Sec | | JR \$+e | | | PC←\$+e | - | - | : X | - | ; X | ; - | - | - | 3 | 12 | | | aa aaa aaa aa aa iff C=1, PC+\$+e | | | | | 1 | | ÷ | i | į | <del>!</del> | ÷ | | · <del>.</del> | · | · <del> </del> · · · · <u>·</u> · | - | | JR NC,\$+e 00 10 000 30 If C=0, PC+\$+e X - X 3 12 number in a a aaa aaa a If C=0, C+\$+e X - X 3 12 number in a a aaa aaa a If C=0, Continue X - X - X 2 7 range of JR Z,\$+e 00 101 000 28 If Z=0, Continue X - X - X 2 7 range of JR NZ,\$+e 00 100 000 20 If Z=0, PC+\$+e X - X - X 3 12 JR NZ,\$+e 00 100 000 20 If Z=0, PC+\$+e X - X - X 3 12 JR NZ,\$+e 00 100 000 10 B+B-1, If B=0, continue X - X - X 2 B B+B-1, If B=0, continue X - X 3 13 JR NZ,\$+e 00 100 000 10 B+B-1, If B=0, continue X - X 3 13 JR NZ,\$+e 00 100 000 10 B+B-1, If B=0, continue X - X 3 13 JR NZ,\$+e 00 100 000 10 B+B-1, If B=0, continue | | JR C,\$+e | | | | | . <u>;</u> <del>.</del> . | | ÷ | X. | . <del>ļ</del> ī | ÷ | . <del>.</del> | | ******* | | | aa aaa aaa aa aa aaa aaa aa aa aaa aaa aa aa aaa aaa aa aa aa aa aa aa aa aa aaa aa aa aaa aaa aa aa aaa aaa aa aa aaa aaa aa aa aa aaa aa aa aa aaa aa a | _ | ļ | | | , | | ļī. | . <u>; . X</u> . | <u>;</u> | ; . X | . <del> </del> | ÷ | . <u>.</u> | | 7 | | | JR Z,\$+e 00 101 000 28 If Z=0, continue X - X 2 7 - 126 ≤ e aa aaa aaa aa aa aa aa aa aa aa aa aa a | | JR NC,\$+e | 1 | | * | | .j | ÷ | <u>:</u> | <u>X</u> . | . <del>ļ</del> ī | ÷ | . <u>.</u> | | | 1 | | aa aaa aaa aa aa | | | | | | | ļ <del>.</del> . | ÷, X. | <del>.</del> | X. | <u>.</u> | <u> </u> | . <del>.</del> | | | | | JR NZ,\$+e 00 100 000 20 If Z=0, PC+\$+e - - X - - - 3 12 aa aaa aaa aa aaa aa aaa aa aaa aa aaa aa aa aaa aa aaa aa aa aaa aa aa aa aaa aa aa aa aaa aa | | JR Z,\$+e | | 1 | | | ļ | . <del>.</del> Х. | <u> </u> | <u>X</u> . | 4 | <u> </u> | ļ | | | - 120 > e | | aa aaa aaa aa aaa aaa aa aa aaa aaa aa aaa aa aaa aaa aa aa aa aa aa aa aa aa aa a | | | | | | | .j | X | ļT | X. | | ļ | | 11 | | 1 | | DJNZ \$+e 00 010 000 10 B+B-1, if B=0, continue X - X 2 B aa aaa aaa aa B+B-1, if B<>0, continue X - X 3 13 | | JR NZ,\$+e | 1 | 1 ' | | | . į <i></i> | <u>.; .Х</u> . | <u>‡</u> . | | 4 | ļ | | | | 1 | | aa aaa aaa a B+B-1, If B<>0, continue X - X 3 13 | | | | | } | | <u> </u> | X | | · | <del>.</del> | | | | 1 | 1 | | | | DJNZ \$+e | | | | | | | į | | | | | | | 1 | | JP (HL) 11 101 001 E9 PC+HL - X - X 1 4 | | | <b>. </b> | | | | . j | | <u>;</u> | | | | . • | | 13 | 1 | Note: $\bullet$ a = e - 2 in the Opcode provides an effective address of PC + e as PC is incremented by 2 before the addition of e. - \$ indicates the reference to the location counter value of the current segment. - The notation (HL) $_b$ , (IX + d) $_b$ indicates bit $_b$ (0 to 7) within the contents of the register pair. - The notation $r_b$ indicates bit $_b$ (0 to 7) within the rinegister. - a = e-2 in the op-code provides effective address of PC + e as PC is incremented by 2 prior to the addition of e. | | 13<br>4 | | |----|---------|---------------| | С | ccc | Condition | | ΝZ | 000 | Non-Zero | | z | 001 | Zero | | NC | 010 | No-carry | | С | 011 | Carry | | PΟ | 100 | Odd Parity | | PE | 101 | Even Parity | | P | 110 | Sign Positive | | М | 111 | Sign Negative | | _ | | | ## TMPZ84C011A Instruction Set (9/9) | (TEM/ | Assembler | Object | code | | | | | , | lag | | | | No. | No. | | | |---------|---------------------------|----------------------------------------|-------------------|-------------------------------------------------------------------------|------------|----------------|----------|------------|--------|--------------------|-----------------------------------------------|-----------------------------------------|--------------------------------------------|-------------------------------|-------------------|----------| | -FICA- | mnemonic | Binary | Hex | Function | | | | | | | | | OF<br>CY- | OF<br>STA- | | | | TION | | 76 543 210 | | | S | z | | Н | | P/V | N | С | CLES | 1 | | | | ۵.<br>ک | JP (IX) | 11 011 101<br>11 101 001 | DD | PC+(IX) | - | <u>:</u> - | X | - | X | - | - | - | 2 | 8 | 1 | | | 0 0 | JP (IY) | 11 101 001<br>11 111 101<br>11 101 001 | E9<br>FD<br>E9 | PC←(IY) | | - | X | - | Х | - | <u></u> | - | 2 | 8 | | | | z | CALL mn | 11 001 101 | CD | (SP-1)+PCH,(SP-2)+PCL | - | <del>:</del> - | X | <u>:</u> - | :<br>X | <del>-</del> | - | - | 5 | 17 | | kk_ | | UR | CALL c,mn | mm mmm mmm | m | PC←mn<br>SP←SP-2 | | <u>.</u> | <u>.</u> | <u>.</u> | ļ | <u>.</u> | <u>.</u> | <u>.</u> | | | 08н о | 00<br>01 | | F | CALL C, MII | 11 ccc 100<br>nn ann nan | C4+cX8 | If condition c is met, same as CALL mn. | _ | <u> </u> | X | <u> </u> | X | - | <u> </u> | <u> </u> | 5 | 17 | | 10<br>11 | | D R | RET | mm mmm mmm<br>11 001 001 | т<br>С9 | If condition c is not met,continue PCL←(SP), PCH←(SP+1) | <u>-</u> . | -<br>- | X.<br>X | [ -<br>[ - | X | <u> </u> | <u></u><br>- | <u></u> . | 3 | 10<br>10 | 1 | 00<br>01 | | Z | RET c | 11 ccc 000 | C0+c×8 | SP+SP+2 If condition c is met, same as RET. | <br>= | | X | <br>! | X | | ļ<br>Ļ.— | ļ<br> | 3 | 11 | 30H 1: | 10<br>11 | | ١ - ١ | RETI | 11 101 101<br>01 001 101 | ED<br>4D | If condition c is not met, continue<br>Return from interrupt Processing | | - | X | <u> </u> | X | -<br>- | <u></u><br> | - | <u>1</u> | .5<br>14 | rrr | _ | | CAL | RETN | 11 101 101<br>01 000 101 | ED 45 | routine Return from non-maskable interrupt Processing routine | - | - | X | <br>- | X | - | <br>- | - | 4 | 14 | B 000<br>C 001 | | | | RST j | 11 kkk 111 | C7+k×8 | (SP-1)+PCH, (SP-2)+PCL<br> PCH+0, PCI + i, SP+SP-2 | | - | Х | - | Х | - | - | - | 3 | 11 | D 010<br>E 011 | | | | IN A,(n) | 11 011 011 | DB | A←(n)<br>n→A0~A7,A→A8~A15 | - | - | Х | - | Х | - | - | - | 3 | 11 | H 100<br>L 101 | | | | IN r,(C) | 11 101 101<br>01 rrr 000 | n<br>ED<br>40+rx8 | r+(C) if r=110, only the flags will be affected. | * | * | х | • | Х | P | 0 | - | 3 | 12 | A 111 | _ | | F U 1 | INI | 11 101 101<br>10 100 010 | ED<br>A2 | (HL)+(C),B+B-1,HL+HL+1 | х | *M | Х | Х | X | Х | 1 | х | 4 | 16 | | | | 1 1 | INIR | 11 101 101<br>10 110 010 | ED<br>B2 | (HL)←{C),B←B−1,HL+HL+1 Repeat until B=0 | х | 1 | χ | χ | X | Х | 1 | x | 5 | 21 | +[B<>0] | | | 0 | IND | 11 101 101<br>10 101 010 | ED<br>AA | (HL)+(C),B+B-1,HL+HL-1 | X | *м | Х | X | X | X | 1 | х | 4 | 16 | ←[B=0] | *1 | | AND | INDR | 11 101 101<br>10 111 010 | ED<br>BA | (HL)+(C),B+B-1,HL+HL-1 Repeat until B=0 | χ | 1 | X | X | X | X | 1 | х | 5 | 21 | +[B<>0] | 1 | | - | OUT (n),A | 11 010 011<br>nn nnn nan | D3 | (n)+A<br>n→A0~A7,A→A8~A15 | -<br>- | - | χ | - | X | - | - | - | 3 | 16<br>11 | ←[B=0] | | | O 4 Z | OUT (C),r | 11 101 101<br>01 rrr 001 | ED<br>41+rX8 | (C)+r | - | - | X | <br>- | Χ | - | - | - | 3 | 12 | | | | - [ | OUTI | 11 101 101<br>10 100 011 | ED<br>A3 | (C)←(HL),B←B−1,HL←HL+1 | Χ | *м | X | Х | Χ | Х | 1 | Х | 4 | 16 | | | | | OTIR | 11 101 101<br>10 110 011 | ED<br>B3 | (C)+(HL),8+8-1,HL+HL+1 Repeat until 8=0 | χ | 1 | X | Х | χ | X | 1 | Х | 5 | 21<br>16 | +B[<>0]<br>+[B=0] | *1 | | | OTUO | 11 101 101<br>10 101 011 | ED<br>AB | (C)+(HL),B+B-1,HL+HL-1 | X | •м | X | X | Χ | Х | 1 | Х | 4 | 16 | [] | | | | OTDR | 11 101 101<br>10 111 010 | ED<br>BB | (C)+(HL),B+B-1,HL+HL-1<br>Repeat untilB=0 | Х | 1 | X | Х | Χ | Х | 1 | Х | 5 4 | 21<br>16 | ←[B<>0]<br>←[B=0] | | | | ◆ A0 throu<br>◆ [ ] indic | igh A15 indicate th | ne address bus. | s set, otherwise it is reset.<br>mber of cycles and states | • | 1 (E | AC<br>A8 | | 5 | C<br>PO<br>PE<br>P | 000<br>001<br>010<br>011<br>100<br>101<br>110 | No<br>Ze<br>No<br>Ca<br>Oc<br>Ev<br>Sig | o-Carr<br>rry<br>Id Par<br>en Pa<br>In Pos | on<br>ro<br>y<br>rity<br>rity | | | TOSHIBA TMPZ84C011A ## TMPZ84C011A Instruction Map (1/7) ## MPU Instruction Table ( ${f I}$ ) | | | | | | | | | ction | | <u> </u> | | | _ | | | | |---|---------------|---------------|---------------|---------------|----------------|---------------|----------------|---------------|-------------|--------------|---------------|--------------|----------------|-------------|----------------|-------------| | H | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | U | ۵ | E | F | | 0 | NOP | LD<br>BC, mn | LD<br>(BC), A | INC<br>BC | INC<br>B | DEC | LD<br>B, n | RLCA | EX<br>Af,Af | ADD<br>HC,BC | LD<br>A, (8C) | DEC<br>BC | INC<br>C | DEC<br>C | LD<br>C, n | RRCA | | 1 | DJNZ<br>e | LD<br>DE, mn | LD<br>(DE), A | INC<br>DE | INC<br>D | DEC<br>D | LD<br>D,N | RLA | JE<br>e | ADD<br>HL,DE | LD<br>A, (DE) | DEC<br>DE | · INC<br>E | DEC<br>E | LD<br>E, n | RRA | | 2 | JR NZ, | LD<br>HL, mn | LD<br>(mn),HL | INC<br>HL | INC<br>D | DEC<br>H | LD<br>H, n | DAA | JR Z<br>e | ADD<br>HL,HL | LD<br>HL.(mn) | DEC<br>HL | INC<br>L | DEC<br>L | LD<br>L, n | CPL | | 3 | JR NC, | LD<br>SP, mn | LD<br>(mn),A | INC<br>SP | INC<br>(HL) | DEC<br>{HL} | LD<br>{HL}, n | SCF | JR C<br>e | ADD<br>HL,SP | LD<br>A,(mn) | DEC<br>SP | IN€C<br>A | DEC<br>A | LD<br>A, n | CCF | | 4 | LD<br>B, B | LD<br>B, C | LD<br>B, D | LD<br>B, E | LD<br>B, H | LD<br>B, L | LD<br>B, (HL) | LD<br>8, A | LD<br>C, B | LD<br>C, C | LD<br>C, D | LD<br>C, E | LD<br>C, H | LD<br>C,L | LD<br>C, (HL) | LD<br>C, A | | 5 | LD<br>D, B | LD<br>D, C | LD<br>D, D | LD<br>D, E | LD<br>D, H | LD<br>D, L | LD<br>D, (HL) | LD<br>D, A | LD<br>E.B | LD<br>E, C | LD<br>E, D | LD<br>E, E | LD<br>E, H | LD<br>E,L | LD<br>E, (HL) | LD<br>E, A | | 6 | LD<br>H, B | LD<br>H, C | LD<br>H, D | LD<br>H, E | LD<br>H, H | LD<br>H, L | LD<br>H, (HL) | LD<br>H, A | LD<br>L, B | LD<br>L, C | LD<br>L, D | LD<br>L, E | LD<br>L, H | LD<br>L, L | LD<br>L, (HL) | LD<br>L, A | | 7 | LD<br>(HL), B | LD<br>(HL), C | LD<br>(HL), D | LD<br>(HL), E | LD<br>(HL), H | LD<br>(HL), L | HALT | LD<br>(HL), A | LD<br>A, B | LD<br>A, C | LD<br>A, D | LD<br>A, E | LD<br>A, H | LD<br>A, L | LD<br>A, (HL) | LD<br>A, A | | 8 | ADD<br>A, B | ADD<br>A, C | ADD<br>A, D | ADD<br>A, E | ADD<br>A, H | ADD<br>A, L | ADD<br>A, (HL) | ADD<br>A, A | ADC<br>A, B | ADC<br>A, C | ADC<br>A, D | ADC<br>A, E | ADC<br>A, H | ADC<br>A, L | AD€<br>A, (HL) | ADC<br>A, A | | 9 | SUB<br>B | SUB | SUB<br>D | SUB<br>E | SUB<br>H | SUB<br>L | ŞUB<br>(HL) | SUB<br>A | SBC<br>A, B | SBC<br>A, C | SBC<br>A, D | SBC<br>A, E | SBC<br>A, H | SBC<br>A, L | SBC<br>A, (HL) | SBC<br>A, A | | Α | AND<br>B | AND<br>C | AND<br>D | AND<br>E | AND<br>H | AND<br>L | AND<br>(HL) | AND<br>A | XOR<br>B | XOR<br>C | XOR<br>D | XOR<br>E | XOR<br>H | XOR<br>L | XOR<br>(HL) | XOR<br>A | | В | OR<br>B | OR<br>C | OR<br>D | OR<br>E | OR<br>H | OR<br>L | OR<br>(HL) | OR<br>A | CP<br>B | CP<br>C | CP<br>D | CP<br>E | СР<br>Н | CP<br>L | CP<br>(HL) | XOR<br>A | | С | RET<br>NZ | POP<br>BC | JP NZ,<br>mn | mu<br>Jb | CALL<br>NZ, mn | PUSH<br>BC | ADD<br>A, n | RST<br>00H | RET<br>C | RET | JP Z,<br>mn | 1 | CALL<br>Z, mn | CALL | ADC<br>A, n | RST<br>08H | | D | RET<br>NC | POP<br>DE | JP NC,<br>mn | OUT<br>(n), A | CALL<br>NC, mn | PUSH<br>DE | SUB<br>n | RST<br>10H | RET<br>C | EXX | JP C,<br>mn | IN<br>A, (n) | CALL<br>C, mn | 3 | SBC<br>A, n | RST<br>18H | | E | RET<br>PO | POP<br>HL | JP PO,<br>mn | EX<br>(SP),HL | CALL<br>PO, mn | PUSH<br>HL | AND<br>n | RST<br>20H | RET<br>PE | JP<br>(HL) | JP PE,<br>mn | EX<br>DE,HL | CALL<br>Pl, mn | 2 | XOR<br>n | RST<br>28H | | F | RET<br>P | POP<br>AF | JP P,<br>mn | DI | CALL<br>P, mn | PUSH<br>AF | OR<br>n | RST<br>30H | RET<br>M | LD<br>SP, HL | JP M,<br>mn | ΕI | CALL<br>M, mn | <b>4</b> | CP<br>n | RS⊤<br>38H | 120489 Note $\bigcirc \sim \textcircled{-}$ : Multi-Opcode Instructions (ref. Table (II) $\sim$ (VI)) ## TMPZ84C011A Instruction Map (2/7) ① Byte 1 "CB" Instruction Table (II) (Byte 2 of 2-byte Opcode) | | | | | | | | - \ | / (- <u>)</u> - | | , . | e Opt | | | | | | |---|------|-------------|-------------|------------|-------------|-------------|----------------|-----------------|-------------|--------------|-------------|-------------|-------------|-------------|----------------|-------------| | H | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | В | С | D | E | F | | 0 | RLC RRC | | B | C | D | E | H | L | (HL) | A | B | C | D | E | H | L | (HL) | A | | 1 | RL RR | | B | C | D | E | H | L | (HL) | A | B | C | D | E | H | L | (HL) | A | | 2 | SLA SRA | SRA | SRA | \$RA | SRA | SRA | SRA | SRA | | | B | C | D | E | H | L | (HL) | A | B | C | D | E | H | L | (HL) | A | | 3 | | | | | | | | | SRL<br>B | SRL<br>C | \$RL<br>D | SRL<br>E | SRL<br>H | SRL<br>L | SRL<br>(HL) | SRL<br>A | | 4 | BIT | BIT | BIT | BIT | віт | BIT | BIT | 8IT | BIT | BIT | BIT | BIT | B(T | BIT | BIT | B!T | | | 0, B | 0, C | O, D | O, E | 0, н | O, L | 0,(HL) | 0, A | 1, B | 1, C | 1, D | 1, E | 1, H | 1, L | 1, (HL) | 1, A | | 5 | BIT | BIT | BIT | BIT | BITT | BIT 81T | BIT | BIT | BIT | | | 2, B | 2, C | 2, D | 2, E | 2, H | 2, L | 2, (HL) | 2, A | 3,8 | 3, C | 3, D | 3, E | 3, H | 3, L | 3, (HL) | 3, A | | 6 | BiT | 81T | BIT | BIT | 8IT | BIT | | 4.8 | 4, C | 4, D | 4, E | 4, H | 4, L | 4, (HL) | 4, A | 5, B | 5, C | 5, D | 5, E | 5, H | 5, L | 5, (HL) | 5, A | | 7 | BIT | BIT | BIT | BIT | ВІТ | BIT | BIT | BIT | BIT | BIT | BIT | 81T | 817 | BIT | BIT | BIT | | | 6, B | 6, C | 6, D | 6, E | 6, Н | 6, L | 6, (HL) | 6, A | 7, B | 7, C | 7, D | 7, E | 7, H | 7, L | 7, (HL) | 7, A | | 8 | RES | | 0, B | 0, C | 0, D | 0, E | 0, H | 0, L | 0, (HL) | 0, A | 1, B | 1, C | 1, D | 1, E | 1, H | 1, L | 1, (HL) | 1, A | | 9 | RE\$ | RES<br>2, C | RES<br>2, D | RES<br>2,E | RES<br>2, H | RES<br>2, L | RES<br>2, (HL) | RES<br>2, A | RES<br>3, B | RE\$<br>3, C | RES<br>3, D | RES<br>3, E | RES<br>3, H | RES<br>3, L | RES<br>3, (HL) | RES<br>3, A | | Α | RES | | 4, B | 4, C | 4, D | 4, E | 4, H | 4, L | 4, (HL) | 4, A | 5, B | 5, C | 5, D | 5, E | 5, H | 5, L | 5, (HL) | 5, A | | В | RES | | 6, B | 6, C | 6, D | 6, E | 6, H | 6, L | 6, (HL) | 6, A | 7, B | 7, C | 7, D | 7, E | 7. H | 7, L | 7, (HL) | 7, A | | С | SET \$ET | SET | SET | SET | SET | SET | | | 0, B | 0,C | 0. D | O, E | 0, H | O, L | 0, (HL) | 0, A | 1, B | 1,C | 1, D | 1, E | 1, H | 1, L | 1, (HL) | 1,A | | D | SET \$ET | SET | SET | SET | SET | SET | | | 2, B | 2, C | 2, D | 2, E | 2, H | 2, L | 2, (HL) | 2, A | 3, B | 3, C | 3, D | 3, E | 3, H | 3,L | 3, (HL) | 3, A | | E | SET | | 4, B | 4, C | 4, D | 4, E | 4, H | 4, L | 4, (HL) | 4, A | 5, B | 5, C | 5, D | 5, E | 5, H | 5, L | 5, (HL) | 5, A | | F | SET | SET | SET | SET | SET | SET | \$ET | SET | SET | \$ET | SET | SET | SET | SET | SET | SET | | | 6, B | 6, C | 6, D | 6, E | 6, H | 6, L | 6.(HL) | 6, A | 7, B | 7, C | 7, D | 7, E | 7, H | 7, L | 7, (HL) | 7, A | ## TMPZ84C011A Instruction Map (3/7) # ② Byte 1 "ED" ## Instruction Table ( III ) ( Byte 2 of 2-byte Opcode ) | | | | · · | | | 1 | | | | 1 | 1 | | | T | T | | |--------|--------------|---------------|----------------|---------------|-----|------|-----|------------|--------------|---------------|--------------|---------------|---|------|-----|------------| | L<br>H | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | 8 | С | D | ε | F | | 0 | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | 2 | | | | | | | | | | | | | | | | | | 3 | •• | | | | | | | | | | | | | | | | | 4 | IN<br>B, (C) | OUT<br>(C), B | SBC<br>HL,BC | LD<br>(mn),BC | NEG | RETN | IM0 | LD<br>I, A | IN<br>C, (C) | OUT<br>(C), C | ADC<br>HL,8C | LD<br>BC,(mn) | | RETI | | LD<br>R, A | | 5 | IN<br>D, (C) | OUT<br>(C), D | SBC<br>HL,DE | LD<br>(mn],DE | | | IM1 | LD<br>A, I | IN<br>E, (C) | OUT<br>(C), E | ADC<br>HL,DE | LD<br>DE,(mn) | | | IM2 | LD<br>A, R | | 6 | IN<br>H, (C) | OUT<br>(C), H | SBC<br>HL,HL | LD<br>(mn),HL | | | | RRD | IN<br>L, (C) | OUT<br>(C), L | ADC<br>HL,HL | LD<br>HL,(mn) | | | | RLD | | 7 | | | \$BC<br>HL,\$P | LD<br>(mn),SP | | | | | IN<br>A, (C) | OUT<br>(C), A | ADC<br>HL,SP | LD<br>SP,(mn) | | | | · | | 8 | - | | | | | | | | | | | | | | | | | 9 | - | | | | | | | • | | | | | | | | | | А | LDI | СРІ | INI | Ουτι | | | | | LDD | CPD | IND | OUTD | | | | | | В | LDIR | CPIR | INIR | OTIR | | | | | LDDR | CPDR | INDR | OTDR | | | | | | С | | | | | | | | | | | | | | | | | | D | | | | · | | | | | | | | | | | | | | E | | | | | | | | | | | | | | | | | | F | | | | | | | - | | | | | | | | | | ## TMPZ84C011A Instruction Map (4/7) ③ Byte 1 "DD" ## Instruction Table (IV) (Byte 2 of 2-byte Opcode) | | | | | | | | - abic | \ | ( Dy c | - 2 0 1 | Z-Dyt | COPC | , | | | | | |---|---|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|---------|---------------|---------------|-----|---|---|---------------------|---| | н | L | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | E | F | | 0 | | | | | | | | | | | ADD<br>IX,BC | | | | | | | | 1 | | | | | | | | | | | ADD<br>IX,DE | | | | | | | | 2 | | | LD<br>IX, mn | LD<br>(mn), IX | INC<br>IX | | | | | | ADD<br>IX, IX | LD<br>IX.(mn) | DEC | | | | | | 3 | | | | | | INC<br>(IX + d) | DEC<br>(IX+d) | LD<br>(IX + d)<br>, n | | | ADD<br>IX, SP | | | | | | | | 4 | | | | | | | | LD B,<br>(IX + d) | | | | | | | | LD C,<br>(IX + d) | • | | 5 | | | | | | | | LD D,<br>(IX + d) | | | | | | | | LDE,<br>(IX+d) | | | 6 | | | | | | | | LD H,<br>(IX + d) | | | | | | | | LD L,<br>(IX + d) | | | 7 | | LD<br>(IX + d)<br>, B | LD<br>(IX + d)<br>, C | LD<br>(IX + d)<br>, D | LD<br>(IX + d)<br>, E | LD<br>(IX + d)<br>, H | LD<br>(IX + d)<br>, L | | LD<br>(IX + d)<br>; A | | | | | | | LD A,<br>(IX + d) | | | 8 | | | | | | | | ADD<br>(IX + d) | | | | | | | | ADC 1,<br>(IX + d) | | | 9 | | | | | | - | | SUB<br>(IX + d) | | | | | | | _ | \$BC A,<br>(iX + d) | | | 8 | | | | | | | | AND<br>(IX + d) | | | | | | | | XOR<br>(IX + d) | | | 9 | | | | | | | | OR<br>{IX + d) | | | | | | | | CP<br>(IX + d) | | | С | | | | _ | | | | | | | | | 6 | | | | | | D | | | | | | | | | | | | | | | | | | | E | | | POP<br>IX | | EX<br>(SP), IX | | PUSH<br>IX | | | | JP<br>(IX) | | | | | | | | F | | | | | | | | | | | LD<br>SP, IX | | | | | | | 120489 Note $\mbox{\Large \ G}\mbox{:}\ \mbox{Special 2 byte Opcode Instructions (ref. Table (VI ))}$ ## TMPZ84C011A Instruction Map (5/7) 4 Byte 1 "FD" Instruction Table ( V ) (Byte 2 of 2-byte Opcode) | | | | , | 115010 | CCIOII | Table | ( , , | ( Dyt | C 2 01 | Z-Dy | te Ope | .oue j | | | | | |---|--------------------|---------------------|-----------------------|-----------------------|---------------------|-----------------------|-----------------------|-----------------------|--------|----------------|----------------|-----------|---|---|------------------------|---------------| | Н | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | В | С | D | 3 | F | | 0 | | | | | | | | | | ADD<br>IY,BC | | | | | | | | 1 | | | | | | | | | | ADD<br>IY,DE | | | | | | | | 2 | | LD<br>IY, nn | 1D<br>(mn), 1Y | INC<br>IY | ! | | | | | ADD<br>IY, IY | LD<br>IY, (mn) | DEC<br>IY | | | | | | 3 | | | | | INC<br>(IY + d) | DEC<br>(IY + d) | LD<br>(IY + d)<br>, n | | | ADD<br>IY, \$P | | | _ | | | | | 4 | | | | | | | LD B,<br>(IY + d) | | | | | | | | LD C,<br>(IY + d) | | | 5 | | | | | | | (IY + d) | | | | | | | - | LD E,<br>(IY + d) | | | 6 | | | | | | | LD H,<br>(IY + d) | | - | | | | | | LD L,<br>(IY + d) | | | 7 | LD<br>(IY+d)<br>,8 | LD<br>(IY+d)<br>, C | LD<br>(IY + d)<br>, D | LD<br>(IY + d)<br>, E | LD<br>(IY+d)<br>, H | LD<br>(IY + d)<br>, L | | LD<br>(IY + d)<br>, A | | | | | | | LDA,<br>(IY+d) | | | 8 | | | | | | | ADD<br>(iY+d) | | | | | | | | ADDC<br>A,<br>(IY+d) | | | 9 | | | | | | | (IY+d) | | | | | | | | SUBC<br>A,<br>(IY + d) | | | 8 | | | | | | | AND<br>(IY+d) | | | | | | | | XOR<br>(IY+d) | | | 9 | | | | | | | OR<br>(IY+d) | | | | | | | | CP<br>(IY + d) | <del></del> . | | С | | | | | | | | | | | | 6 | | | | | | D | | | | | | | | | | | | | | | | | | E | | POP<br>IY | | EX<br>(SP), IY | | PUSH<br>IY | | | | JP<br>(IY) | | | | | | | | ۶ | | | | | | | | | | LD<br>SP, IY | | | | | | | Note ©: Special 2 byte Opcode Instructions (ref. Table (VI)) TMPZ84C011A Instruction Map (6/7) ⑤ Byte 1 "DD" Byte 2 "CB" Instruction Table (VI) (Special case of 2-byte Opcode: Byte 3) | L<br>H | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | В | С | D | Е | ۶ | |--------|---|---|---|---|---|---|--------------------|---|---|---|---|---|---|---|--------------------|---| | 0 | - | | | | | | RLC<br>(IX + d) | | | | | | | | RRC<br>(IX + d) | | | 1 | | | | | | | RL<br>(IX + d) | | | | | | | | RR<br>(IX + d) | | | 2 | | | | | | | SLA<br>(IX + d) | | | | | | | | SRA<br>(IX + d) | | | 3 | | | | | | | | | | | | | | | SRL<br>(IX + d) | | | 4 | | | | | | | BIT 0,<br>(IX + d) | | | | | | | | BIT 1,<br>(IX + d) | | | 5 | | | | | | | BIT 2,<br>(IX + d) | | | | | | | | 8IT 3,<br>(IX + d) | | | 6 | | | | | | | BIT 4,<br>(IX + d) | | | | | | | | BIT 5,<br>(IX + d) | | | 7 | | | | | | | BIT 6,<br>(IX + d) | | | | | | | | BIT 7,<br>(IX + d) | | | 8 | | | | | | | RES 0,<br>(IX + d) | | | | | | | | RES 1,<br>(IX + d) | | | 9 | | | | | | | RES 2,<br>(IX + d) | | | | | | | | RES 3,<br>(IX + d) | | | Α | | | | | | | RES 4,<br>(IX + d) | | | | | | | | RES 5,<br>(IX + d) | | | 8 | | | | | | | RES 6,<br>(IX + d) | | | | | | | | RES 7,<br>(IX + d) | | | С | | | | | | | SET 0,<br>(IX + d) | | | | | | | | SET 1,<br>(IX + d) | | | D | ļ | | | | | | SET 2,<br>(IX + d) | | | | | | | | SET 3,<br>(IX + d) | | | E | | | | | | | SET 4,<br>(IX + d) | | | | | | | | SET 5,<br>(IX + d) | | | F | | | | | | | SET 6,<br>(IX + d) | | | | | | | | SET 7,<br>{IX + d} | | ## TMPZ84C011A Instruction Map (7/7) 6 Byte 1 "FD" Byte 2 "CB" ## Instruction Table (VII) (Special case of 2-byte Opcode: Byte 3) | L | | | | | | · · | ( 0 0 0 0 | | l' | ···· | 1 | _ | | | | | |---|---|---|---|---|---|-----|--------------------|---|----|------|---|---|---|---|--------------------|---| | н | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | | 0 | | | | | | | RLC<br>(IY+d) | | | | | | | | RRC<br>(IY + d) | | | 1 | | | | | | | RL<br>(IY+d) | | | | | | | | RR<br>(IY + d) | | | 2 | | | | | | | SLA<br>(IY + d) | | | | | | | | SRA<br>(IY + d) | | | 3 | | | | | | | | | | | | | | | SRL<br>(IY + d) | | | 4 | | | | | | | BIT 0,<br>(IY + d) | | | | | | | | BIT 1,<br>(IY + d) | | | 5 | | | | | | - | BIT 2,<br>(IY + d) | | | | | | | | BIT 3,<br>(iY + d) | | | 6 | | | | | | | BIT 4,<br>(IY + d) | | | | | | | | BIT 5,<br>(IY + d) | | | 7 | | | | | | | BIT 6,<br>(iY + d) | | | | | | | | BIT 7,<br>(IY + d) | | | 8 | | | | | | | RES 0,<br>(IY + d) | | | | | | | | RES 1,<br>{IY + d} | | | 9 | | | | | | | RES 2,<br>(IY + d) | | | | | - | | | RES 3,<br>(IY + d) | | | A | | | | | | | RES 4,<br>(IY + d) | | | | | | | | RES 5,<br>(IY + d) | | | В | | | | | | _ | RES 6,<br>(IY + d) | | | | | | | | RES 7,<br>{IY + d} | | | С | | | | | | | SET 0,<br>(IY + d) | | | | | | | | SET 1,<br>(IY + d) | | | D | | | | | | | SET 2,<br>(IY + d) | , | | | | | | | SET 3.<br>{IY + d} | | | Е | | | | | | | SET 4,<br>(iY + d) | | | | | | | | SET 5,<br>{IY + d} | | | F | | | | - | | | SET 6,<br>(IY + d) | | | - | | | | | SET 7,<br>(IY + d) | | #### 3.3 CGC Operations This subsection describes the system configuration, functions, and basic operations of the clock generator/controller (CGC). ### 3.3.1 Block Diagram Figure 3.3.1 shows the block diagram of the CGC. 120489 Figure 3.3.1 Block Diagram ## 3.3.2 CGC System Configuration The internal configuration of the CGC is shown in Figure 3.3.1. The waveform from the external oscillated by the internal oscillator and divided by the divider is converted into the square waveform for clock. The clock is controlled by the controller and the counter to be sent to the outside the CGC. The following describes the CGC's main components and their functions. - (1) Clock Generation - (2) Operation Modes #### [1] Clock Generation The CGC contains an oscillator. By connecting oscillating elements to external pins (XTAL1 and XTAL2), the required clock can be produced easily. The CGC provides the clock whose frequency is 1/2 of the oscillation frequency. Figure 3.3.2 shows an example of crystal connection. Figure 3.3.2 (a) Example of Crystal Connection Figure 3.3.2 (b) Oscillator Equivalent Circuit (1) For the quartz crystal oscillator, use the MR8000-C20 (oscillation frequency 8 MHz) or MR12000-C20 (oscillation frequency 12 MHz) manufactured by Tokyo Denpa Company Ltd., or the equivalent; | Product No. | Holder | , , | Cin | Cout | Quai<br>Para | rtz Crysta<br>meter (1 | al<br>[yp.) | Drive Level | Condition<br>Load | |-------------|---------|-------|------|------|---------------------|------------------------|---------------|-------------|---------------------| | | Туре | (MHz) | (pF) | (pF) | C <sub>1</sub> (pF) | C <sub>0</sub> (pF) | $R_1(\Omega)$ | (mW) | Capacitance<br>(pF) | | MR8000-C20 | | 8 | 22 | 33 | _ | 4.00 | 30.0 | _ | | | MR8000-C14 | HC-49 | 8 | 20 | 20 | 0.0189 | 3.87 | 6.0 | 0.5 | 12.67 | | MR12000-C20 | ] -U | 12 | 33 | 33 | _ | 4.00 | 25.0 | | | | MR12000-C14 | (TR-49) | 12 | 20 | 20 | 0.0190 | 3.81 | 6.9 | 0.5 | 12.55 | 310589 Note: The load capacitance in the condition does not include any stray capacitance. (2) For the ceramic resonater, use the CSA8.00MT, CST8.00MT (oscillation frequency 8 MHz) or CSA12.00MT, CST12.00MT (oscillation frequency 12 MHz) manufactured by Murata MFG Co., Ltd. | Product No. | Frequency (MHz) | Cin (pF) | Cout (pF) | |-------------|-----------------|----------|-----------| | CSA8.00MT | 8 | 30 | 30 | | CST8.00MT | 8 | | | | CSA12.0MT | 12 | 30 | 30 | | CST12.0MT | 12 | | | Note: The CST8.00MT and CST12.0MT need no outer capacitance. ### [2] Operation Modes The CGC has the capability to control 3 types of operational modes: Run, Idle and Stop. Anyone of them can be selected by MS1, MS2 (Mode Select 1 and 2) pin. These modes become valid when the MPU executes a HALT instruction. Fetching a HALT instruction, the MPU sets the HALT signal to "0", telling that it has been put in the halt state. After the execution of the HALT instruction, CGC performs the operation of the specified mode. Table 3.3.1 shows the operations of these modes. MS1 MS2 Operation Mode Description Only the internal oscillator operates, stopping the 0 0 Idle mode supply of clock outside. The clock output (CLK) is held at "0". 0 1 Not used. All internal operations are stopped. The clock output 1 0 Stop mode (CLK) is held at "0". 1 1 Run mode The supply of clock outside is continued. Table 3.3.1 CGC Operation Modes 120489 The restart from the clock stop state in Idle or Stop mode is performed by reset ( $\overline{RESET}$ signal) or acknowledge of maskable interrupt ( $\overline{INT}$ signal) or non-maskable interrupt ( $\overline{NMI}$ signal). TOSHIBA TMPZ84C011A ## [3] Warm-up Time for Restart (from Stop mode) Clearing the halt state by interrupt acknowledge, the MPU begins executing interrupt processing. Therefore, when restarting the clock by the $\overline{\text{NMI}}$ or $\overline{\text{INT}}$ restart signal in the Stop mode, its oscillation must be fully stabilized before being supplied outside. The CGC provides, by means of the internal counter, the warm-up time enough for the clock to reach the stabilize frequency. The warm-up ends at the rising edge of the internal counter output derived from dividing the oscillation frequency to start clock output. The warm-up time is equal to the time derived by dividing the frequency of the externally attached oscillator by $2^{14}$ . Figure 3.3.3 shows the block diagram of the internal counter. Table 3.3.2 shows the relationship between the oscillation frequency and the warm-up time. In the restart by the $\overline{\text{RESET}}$ signal, no warm-up is performed for the quick operation at power-up. Therefore, expand the width of the $\overline{\text{RESET}}$ signal adequately to provide the warm-up time. Figure 3.3.3 Block Diagram of Internal Counter Table 3.3.2 Warm-up Time | Counter output | | Warm-up time | | |----------------|--------|---------------|--------------| | 215 | 214/fc | fXTAL = 12MHz | fXTAL = 8MHz | | 213 | 214/10 | 2.7 ms | 4 ms | <sup>\*</sup> $fc = f_{XTAL}/2$ ### 3.3.3 CGC Status Transition Diagram and Basic Timing The following describes the status transition and basic timing to be provided when the CGC operates. ## [1] Status Transition Diagram Figure 3.3.4 Status Transition Diagram #### [2] Basic Timing The following describes the CGC basic timing. ### (1) Operation at execution of HALT instruction The following describes the basic timing in each mode to be provided when the MPU executes a HALT instruction. The MPU sets the HALT signal to "0" in synchronization with the falling edge of clock state T4 of the HALT instruction Opcode fetch cycle (M1). This signal tells the CGC that the MPU is going to get in the halt state. #### (a) Run mode (MS1 = 1, MS2 = 1) Figure 3.3.5 shows the basic timing in the Run mode. In the Run mode, the CGC continues supplying the clock to the outside even when the MPU is in the halt state. Therefore, the MPU continues executing NOPs during the halt state. The systems which need memory address refresh use this mode. Figure 3.3.5 Basic Timing in Run Mode #### (b) Idle mode (MS1 = MS2 = 0), and Stop mode (MS1 = 1, MS2 = 0) Figure 3.3.6 shows the basic timing in the Idle and Stop modes. In these modes, the clock output is stopped with clock state T4 being "0" by the $\overline{\text{HALT}}$ signal and the $\overline{\text{M1}}$ signal which follows the HALT instruction. However, in the Stop mode, the CGC's internal oscillator also stops. Figure 3.3.6 Basic Timing in Idle and Stop Modes ## (2) Clock output restart from each mode The clock stopped state in the Idle or Stop mode is cleared by setting any of the following signals to "0" (for the system restart operation, see Subsection 3.3.4): - <u>INT</u> (level trigger input) - NMI (edge trigger input) - RESET (level trigger input) ### (a) Clock output restart from Idle mode Figure 3.3.7 shows the basic timing for the sequence of the output restart from the clock stopped state in the Idle mode. In the restart in the Idle mode, the clock output is restarted in a relatively short delay time because the internal oscillator is operating even in the clock stopped state. Figure 3.3.7 Basic Timing for Sequence of Restart from Clock stopped State (Idie Mode) ### (b) Clock output restart from Stop mode Figure 3.3.8 shows the basic timing for the sequence of the restart from the clock stopped state in the Stop mode. When restarting by setting the $\overline{\text{INT}}$ or $\overline{\text{NMI}}$ signal to "0", the warm-up time is automatically created by the internal counter. In the restart by the $\overline{\text{RESET}}$ signal. oscillation restarts without warm-up. Figure 3.3.8 Basic Timing for Sequence of Restart from Clock Stopped State (Stop Mode) #### 3.3.4 Relationship with MPU The following describes the relationship between the CGC and the MPU mainly in terms of the halt clear operation. #### [1] RESET Signal Figure 3.3.9 shows an example of the timing for the restart from the Stop mode on the TMPZ84C011A sharing the MPU and CGC RESET signals. To reset the MPU, the RESET signal must be set to "0" for at least 3 stable clocks. When the RESET signal goes "1", the MPU gets out of the halt state after a dummy cycle of 2 clock states to start executing instructions from address 0000H. To restart the clock output by the RESET signal in the Stop mode, the internal counter to determine the warm-up time does not operate. Therefore, if the MPU does not restart correctly due to the unstable clock output immediately after the restart of the internal oscillator, or when the stability of the crystal at power-up is considered, the RESET signal must be held at "0" for a time long enough for the MPU to be reset securely. Figure 3.3.9 Example of Clock Restart Timing by RESET Signal ### [2] Clearing Halt State by Interrupt Signal The CGC restarts the clock output from the Idle or Stop mode by the input of $\overline{\text{INT}}$ or $\overline{\text{NMI}}$ signal. By this clock, the MPU starts operating. However, when the CGC restarts the clock output, the MPU is still in the halt state executing NOPs. To clear the halt state, the interrupt signal must be entered into the MPU (in the case of the $\overline{\text{INT}}$ signal, the signal for at least one instruction). The MPU interrupt is detected at the rising edge of the last clock of each instruction (NOP for the halt state). ### (1) When using non-maskable interrupt (NMI) MPU's non-maskable interrupt is triggered by edge. The MPU contains the flip-flop to detect an interrupt. That is, the state of this internal NMI flip-flop is sampled at the rising edge of the last clock of each instruction. Therefore, when a short active low ("0") pulse has been inserted before the interrupt detection timing, the interrupt is acknowledged. The $\overline{\text{NMI}}$ input of the TMPZ84C011A is connected to the $\overline{\text{NMI}}$ input of the MPU via the CGC, performing the same operations as above. (See Figure 3.3.11.) ## (2) When using maskable interrupt (INT) With a maskable interrupt, the maskable interrupt enable flip-flop (IFF) must be set to "1" by program before "0" of the $\overline{INT}$ input signal is detected. Even if the CGC accepts the $\overline{INT}$ signal to restart supply the clock, no interrupt is acknowledge unless the $\overline{INT}$ signal is kept inserted until one instruction (NOP) has been executed. Figure 3.3.10 shows the timing for clearing the halt state by the interrupt signal. Figure 3.3.10 Timing for Clearing Halt State by Interrupt Signal ### [3] Connecting CGC to MPU on TMPZ84C011A Figure 3.3.11 shows the connection between the CGC and the MPU on the TMPZ84C011A. Figure 3.3.11 Connection Between CGC and MPU ### 3.4 CTC Operational Description The CTC has 4 independent channels. To these channels, addresses are allocated on the TMPZ84C011A's I/O map, permitting the read/write of the channels in the MPU's I/O cycle. (See Figure 3.4.1.) This subsection mainly describes the operation to be performed after the CTC is accessed. ## 3.4.1 CTC Block Diagram Figure 3.4.1 shows the block diagram of the CTC. Figure 3.4.1 Block Diagram of CTC ## 3.4.2 CTC System Configuration The CTC system consists of the following 4 logic circuits: - (1) MPU bus I/O logic circuit - (2) Internal control logic circuit - (3) Interrupt control logic circuit - (4) Four independent counter/timer channel logic circuits - [1] MPU Bus I/O Logic Circuit This circuit transfer data between the MPU and the CTC. [2] Internal Control Logic Circuit This circuit controls the CTC's operation functions such as the CTC selector chip enable, reset, and read/write circuits. [3] Interrupt Control Logic Circuit This circuit performs the MPU interrupt related processing such as priority determination. The priority with other LSIs is determined by the physical location in daisy chain connection. [4] Counter/Timer Channel Logic Circuit This circuit consists of the following 2 registers and 2 counters. Figure 3.4.2 shows the configuration of this circuit. - Time-constant register (8 bits) - Channel control register (8 bits) - Down-counter (8 bits) - Prescaler (8 bits) Figure 3.4.2 Configuration of Counter/Timer Channel Logic Circuit ### (1) Time-constant register This register holds the time constant to be written in the down counter. When the CTC is initialized or the down-counter has reached zero, the time constant is loaded into down-counter. The time constant is set immediately after the MPU has written the channel control word to the channel control register. For a time constant, an integer from 1 to 256 can be used. #### (2) Channel control register This register is used to choose the channel mode or condition according to the channel control word sent from the MPU. #### (3) Down-counter The contents of the time-constant register are loaded into the down counter. In the counter mode, these contents are decremented at each edge of the external clock; in the timer mode, they are decremented for each prescaler clock output. The contents of the time-constant register are loaded at initialization or when the down-counter has reached zero. The contents of the down-counter can be read any time. Also, the system can be programmed so that an interrupt request is generated each time the down-counter has reached zero. #### (4) Prescaler The prescaler, used only in the timer mode, divides the system clock by a factor of 16 or 256. The prescaler factor can be programmed by channel control word. The output of the prescaler becomes the clock input to the down-counter. #### 3.4.3 CTC Basic Operations #### [1] Reset The state of the CTC is unstable after it is powered on. To initialize the CTC, the low level signal needs to be applied to the RESET pin. On any channel, the channel control word and time-constant data must be written to the channel to be started before it is started in the counter or timer mode. To program the system to enable interrupts, the interrupt vector word must be written to the interrupt controller. When these data have been written to the CTC, it is ready to start. ### [2] Interrupt The CTC can cause an interrupt when the MPU is operating in the mode 2. The CTC interrupt can be programmed for each channel. Each time the channel's down-counter has reached zero, the CTC outputs the interrupt request signal (INT). When the MPU accepts the CTC's interrupt request, the CTC outputs the interrupt vector. Based on this interrupt vector, the MPU specifies the start address of the interrupt processing routine and calls it to start interrupt processing. Because the MPU specifies the start address of the interrupt processing routine by the interrupt vector from the CTC, the user can change the vector value to call any desired address. The interrupt processing is terminated when the MPU executes an RETI instruction. The CTC has the circuit which decodes the RETI instruction. By constantly monitoring the data bus CTC can know the termination of the interrupt processing. The interrupt priority with the Z80 peripheral LSIs is determined by the daisy chain connection. That is, the periperal LSIs are connected in series and physically nearer the MPU, a higher priority is given. Inside the CTC, channel 0 is given the highest priority followed by channels 1, 2 and 3 in this order. The CTC has the signal lines IEO and IEI. Connect the IEO of a higher peripheral LSI to the IEI of a lower peripheral LSI. Connect the IEI of the highest peripheral LSI to VCC. Leave the IEO of the lowest peripheral LSI unused. In this connection, the CTC interrupt is caused under the following conditions: - When both IEI and IEO are high, no interrupt is caused. At this time, the INT signal is high. An interrupt can be requested in this state. - When the CTC outputs the interrupt request signal (INT), the IEO of the CTC becomes low. When the MPU accepts the interrupt, the INT pin goes high again. - When the IEI goes low, the IEO also goes low. - While the IEI is low, no interrupt can be requested. - When the IEI goes low while an interupt is being serviced, the interrupt processing is aborted. TOSHIBA TMPZ84C011A #### [3] Operation Modes The CTC operates in either the counter mode or the timer mode. Mode selection is programmed by writting the channel control word. #### (1) Counter mode In the counter mode, the number of edge of the pulses applied to the channel's CLK/TRG pin is counted. When pulses have been input, the contents of the down-counter are decremented in synchronization with the rising edge of the next system clock. The pulse's rising edge or falling edge to be counted can be specified by the channel control word. When the down-counter has read zero, the high level pulses is output from the ZC/TO pin. When the interrupt is enabled by the channel control word, the $\overline{\text{INT}}$ pin goes low and an interrupt is requested. When the down-counter has reached zero, the time constant data written in the time constant register is automatically loaded into the down-counter. To load a new time constant value into the down-counter, write the data to the time constant register, and it is loaded into the down-counter after the end of the current count operation. #### (2) Timer mode In the timer mode, the time intervals which are integral multiples of the system clock period. A timer interval is measured against the system clock. The system clock is supplied to the prescaler which divides it by a factor of 16 or 256. The output of the prescaler provides the clock to decrement the down-counter by 1. The time constant data is automatically loaded in the down-counter each time it has reached zero as in the counter mode. When the down-counter has reached zero, the high level pulse is output from the ZC/TO pin. The period of this pulse is given by the following expression: ``` tc*P*TC ``` Where, tc = System clock period P = Prescaler value (16 or 256) TC = Time constant data (256 for 00H) The user can specify, by means of the channel control word, whether to start the timer automatically or not and start the timer at the edge of the pulse at CLK/TRG pin or not, and, if the edge is used, start the timer at the rising edge or the falling edge. #### 3.4.4 CTC Status Transition Diagram and Basic Timing #### [1] Transition Diagram Figure 3.4.3 shows the CTC status transition diagram. Figure 3.4.3 (a) CTC Transition Diagram (a) 120489 Figure 3.4.3 (b) CTC Transition Diagram (b) ### [2] Basic Timing ### (1) Write cycle The write cycle is used to write a channel control word, an interrupt vector, or a time constant. The MPU makes low the $\overline{\text{IORQ}}$ pin of the CTC in the subsequent system clock cycle T2 to start the write cycle. It is required to make high the M1 pin of the CTC to indicate that the write cycle is on. At the start of the cycle, the channel is specified by $CS_1$ ( $A_1$ ) and $CS_0$ ( $A_0$ ) of the CTC. Thus, the CTC's internal registers are ready to acquire data in system clock T3. Tw is the wait state to be automatically inserted by the MPU. Figure 3.4.4 Write Timing ## (2) Read cycle The read cycle is used to read the contents of the down-counter. In system clock cycle T2, the MPU makes low the $\overline{RD}$ and $\overline{IORQ}$ pins of the CTC to start the read cycle. It is required to make high the $\overline{M1}$ pin to indicate that the read cycle is on. At the start of the read cycle, the channel is specified by $CS_1$ (A<sub>1</sub>) and $CS_0$ (A<sub>0</sub>) of the CTC. On the rising edge of system clock $T_W$ , the contents of the down-counter at the time of the rising edge of T2 are put on the data bus. $T_W$ is the wait state to be automatically inserted by the MPU. Figure 3.4.5 Read Timing #### [3] Counter mode In the counter mode, the down-counter is decremented in synchronization with the system clock, at the edge of the pulse applied from the external circuit connected to the CLK/TRG pin. The period of the pulse to be applied to the CLK/TRG pin must be 2 times greater than the system clock period. Also, it is required to insert the setup time between the active edge of the CLK/TRG pin signal and the rising edge of the succeeding system clock. When the interval between these pulses is short, the down-counter is decrmented one system clock later. When the down-counter has reached zero, a high level pulse is output from the ZC/TO pin. Figure 3.4.6 Counter Mode Timing #### [4] Timer mode The timer starts operating at the second rising edge of the system clock from the rising edge of the pulse applied from the external circuit connected to the CLK/TRG pin. The period of the pulse to be applied to the CLK/TRG pin must be greater than 2 times the system clock period. Also, it is required to insert the setup time between the active edge of the CLK/TRG pin signal and the rising edge of the succeeding system clock. When the interval between these pulses is short, the timer starts one system clock cycle later. Figure 3.4.7 Timer Mode Timing TOSHIBA TMPZ84C011A ## [5] Interrupt acknowledge cycle Having received the interrupt request signal ( $\overline{\text{INT}}$ ) from the CTC, the MPU makes low the CTC's $\overline{\text{M1}}$ pin and $\overline{\text{IORQ}}$ pin to provide the acknowledge signal. The $\overline{\text{IORQ}}$ pin goes low 2.5 system clocks later than the $\overline{\text{M1}}$ pin. To stabilize the signal lines (IEI and IEO) in daisy chain connection, the interrupt request cannot be changed on each channel while the $\overline{\text{M1}}$ pin is low. The $\overline{\text{RD}}$ pin is held high to make distinction between the instruction fetch cycle and the interrupt acknoledge cycle. While the $\overline{\text{RD}}$ pin is high, the CTC's interrupt control circuit determines the interrupt-requesting channel with the highest priority. When the CTC's IEI is high and the $\overline{\text{M1}}$ pin and $\overline{\text{IORQ}}$ pin go low, the interrupt vector is output from the interrupt requesting channel with the highest priority on the data bus. At this time, 2 system clock cycles are automatically inserted by the MPU as a wait state to maintain the stabilization of the daisy chain connection. Figure 3.4.8 Interrupt Acknowledge Timing #### [6] Return from interrupt processing Return from the interrupt processing is performed by MPU's executing the RETI instruction. This RETI instruction must be used at the end of the interrupt processing routine. When this instruction is executed by the MPU, the CTC's IEI and IEO return to the state active before the interrupt has been serviced. The RETI instruction is a 2-byte instruction. Its code is EDH 4DH. The CTC decodes this instruction to check if there is the next interrupt request channel. In the diasy chain structure, the interrupting LSI's IEI and IEO are held high and low respectively at the time the instruction code EDH has been decoded. The code following EDH is 4DH, only the peripheral LSI which has sent the interrupt vector (that is, the LSI whose IEI is high and IEO is low) returns from the interrupt processing. This restarts the processing of the pending interrupt of the next higher peripheral LSI. Figureure 3.4.9 Interrupt Return Timing TOSHIBA TMPZ84C011A #### 3.4.5 CTC Operational Procedure To operates the CTC in the counter mode or the timer mode, the channel control word and time-constant data must be written to the CTC. To enable interrupts by the channel control word, the interrupt vector must be written to the CTC. #### [1] I/O Address and Channel Control Word To write the channel control word to the CTC, the channel must be specified by the corresponding channel I/O address. Table 3.4.1 shows the channel I/O addresses. Table 3.4.1 Channel I/O Addresses | Channel | I / O address | |---------|---------------| | 0 | #10 | | 1 | #11 | | 2 | #12 | | 3 | #13 | 120489 The channel control word to be written to the CTC consists of 8 bits. The system data bus bit D0 through D7 correspond to bit 0 through 7 respectively. Figure 3.4.10 shows the meaning of each bit. Table 3.4.2 shows the function of each bit. 120489 Figure 3.4.10 Channel Control Word For the channel control word, D0 must always be 1. TOSHIBA TMPZ84C011A (2/2) | D:+ | Meaning a | nd function | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 2<br>(D2) | 0 | 1 | | | Indicates that the channel control word is not followed by the writing of time constant. When the channel is in the reset state, this bit cannot be set to "0" in the first channel control word. To change states with the time constant unchanged, the channel control word with this bit set to "0" must be entered. | Indicates that the channel control word is followed by the writing of time constant. If the time constant is written during down-counter operation, the new time constant is set to the time constant register with proceeding the current counting. When the down-counter has reached zero, the new time constant is loaded into the down-counter. | | | Continues the current channel operaiton. | Stops the down-counter operation. When this bit is set to "1", the channel operation stops but the channel control register bit remain unchanged. When bit 2 = "1" and bit 1 = "1", the channel remains stopped until a new time constant is written. Channel restart is set up after the new time constant is programmed. The channel i restarted according to the state of bit 3 When bit 2 = "0" and bit 1 = "1", the channel operation does not start until a new channel control word is written. | 120489 #### [2] Time-Constant Data In either the time mode or the counter mode, the time-constant data must be loaded into the time constant register. When bit 2 (D2) of the channel control word is "1", the time constant is loaded into the time constant register immediately after the channel control word is written. A time-constant value must be an integer in a range of 1 to 256. When the 8 bits of a time constant are all "0"s, such a time constant is assumed to be 256. Figure 3.4.11 shows the bit configuration of time-constant data. | D7 | D6 | D5 | D4 | D3 | D2 | D2 D1 | | |-----|-----|-----|-----|-----|-----|-------|-----| | TC7 | TC6 | TC5 | TC4 | TC3 | TC2 | TC1 | TC0 | Figure 3.4.11 Time-Constant Data ### [3] Interrupt Vector In the MPU mode-2 interrupt, the interrupting channel must give an interrupt vector to the MPU. An interrupt vector is written to the channel-0 interrupt vector register with bit 0 (D0) = "0". The vector is written in the same way as the channel control word is written to channel 0. However, bit 0 (D0) of the vector should always be "0". Bit 7 (D7) through bit 3 (D3) are user-defined values. Bit 2 (D2) and bit 1 (D1) are automatically given and contain the code of the interrupt- requesting channel having the highest priority. Table 3.4.3 shows the channel codes. Figure 3.4.12 shows the interrupt vector bit configuration. | Bit 2(D2) | Bit 1(D1) | Channel number | Interrupt priority | |-----------|-----------|----------------|--------------------| | 0 | 0 | 0 | (High) | | 0 | 1 | 1 | <b>†</b> | | 1 | 0 | 2 | <b> </b> | | 1 | 1 | 3 | (low) | | | | | ( | Table 3.4.3 Channel Codes 120489 120489 Figure 3.4.12 Interrupt Vector ## 3.4.6 Using CTC #### [1] Counter Mode The follwing describes how to use the CTC by referring to a program using channel 0 with interrupt disabled. 120489 (a) The counter programming procedure is shown in Figure 3.4.13. Figure 3.4.13 Counter Programming Procedure (b) The block diagram for converting the 100 kHz system clock into the 10 kHz equivalent is shown in Figure 3.4.14. Figure 3.4.14 Down-Counter Block Diagram (c) The channel control word configuration is shown in Figure 3.4.15. Figure 3.4.15 Channel Control Word Configuration #### [2] Timer Mode (a) The timer programming procedure without using interrupt is shown in Figure 3.4.16. Figure 3.4.16 Timer Programming Procedure (b) The block diagram for converting the 4 MHz system clock into the 1 kHz equivalent is shown in Figure 3.4.17. Figure 3.4.17 Timer Block Diagram (c) The channel control word is shown in Figure 3.4.18. Figure 3.4.18 Channel Control Word Configuration #### 3.5 Description of I/O Operation This subsection describes the system configuration and operations of the input/output (I/O) section of the TMPZ84C011A. The I/O consists of five 8-bit general-purpose ports (a total of 40 I/Os). Each bit can be programmed for an input or output port. #### 3.5.1 I/O Block Diagram Figure 3.5.1 shows the I/O block diagram. Figure 3.5.1 I/O Block Diagram ## 3.5.2 I/O System Configuration The I/O system consists of the I/O setting registers, the port registers, the output buffers, and the input control logics. The I/O setting registers specify whether the port to be used is to operate as an input port or an output port. Each register corresponds to each port bit. The port registers latch the output data to the port pin. The latched output data can also be taken by program into the TMPZ84C011A. These registers and control logics are controlled by the program-controlled $\overline{IORQ}$ , $\overline{RD}$ , $\overline{WR}$ , and I/O address signals. Figure 3.5.2 shows the logic diagram of the I/O port. Notes: (1) At reset ullet I/O register = "0"...Input mode • Port register = "0" (2) I/O read . . . Enabled by CPU's I/O input instruction. (3) I/O write . . . Enabled by CPU's I/O output instruction.dc Figure 3.5.2 I/O Port Logic Diagram #### 3.5.3 I/O Port Basic Operations The I/O setting registers and port registers of the 5 port of the TMPZ84C011A are assigned with the addresses listed in Table 3.5.1 and are enabled by the MPU's I/O instructions. Table 3.5.1 I/O Addresses of I/O Port | Register | I/O address | |-------------------------|-------------| | PA I/O setting register | #54 | | PB I/O setting register | #55 | | PC I/O setting register | #56 | | PD I/O setting register | #34 | | PE I/O setting register | #44 | | PA port register | #50 | | PB port register | #51 | | PC port register | #52 | | PD port register | #30 | | PE port register | #40 | 120489 #### [1] I/O Setting Registers The I/O setting registers specify whether an I/O port is to operate as an input port or an output port. As listed in Table 3.5.2, when the register content is "0", the specified port is an input port; when it is "1", the specified port is an output port. Table 3.5.2 I/O Setting Register Contents and Port Types | I/O setting register contents | Port type | |-------------------------------|-------------| | 0 (Note) | Input port | | 1 | Output port | Note: At reset 120489 #### [2] Port Registers / I/O Buffer The port registers latch the data put on the data bus from the MPU and output it to the port pin. They hold the data until it is rewritten. When using a port register for input, the data can be rewritten by the MPU's I/O output instruction without directly affecting the register operation. When the type of a port registers are switched from input to output during operation, the contents of the port registers are output to the port pins immediately. When reading the port output data during an output operation, the outputs of the port registers in front of the output buffer are read, if the port pin's load of the port pin gets heavy, making it possible to read the correct data when the output level goes low. When a port is used for input, it becomes the non-latch type in which the input port state of time when the MPU's I/O input instruction has been executed is read. At reset, the port register contents are cleared to "0". #### [3] I/O Setting Registers vs. Port Registers As shown in Figure 3.5.3, the I/O setting registers correspond to the port register one by one. Figure 3.5.3 I/O Setting Registers vs. Port registers 120489 Therefore, the partial change of port bits requires to rewrite contents of the I/O setting registers of the port containing the change bit. #### [4] Precautions The following points must be taken into account in using the I/O ports: - (1) When the port types are changed from input to output, the old contents of the port register are output. To avoid this, the contents of the port register must be rewritten with the data to be output before changing the port types. Then, when the port types are changed from input to output, the desired datas are output to the port pins, preventing the operational errors of the peripheral devices connected to the pin. - (2) After reset, all ports are in the input mode and the port register contents are cleared to "0". Therefore, port type change must not be performed immediately. Instead, the content of the port register corresponding the bit to be used for an output port must be replaced with the desired data by the MPU's I/O output instruction before changing the port types to the output port. This streamlines the port operation. ## 3.5.4 I/O System Basic Timing Figure 3.5.4 and 3.5.5 show the basic timings of the I/O ports. The I/O ports of the TMPZ84C011A perform I/O operations according to the MPU's I/O instructions. Therefore, an I/O port address is specified by the low-order 8 bits of the address bus for I/O operations. In the I/O operation timing, a wait state $(T_W)$ is automatically inserted after clock state $T_2$ like the operation of the TLCS-Z80 MPU. Figure 3.5.4 Input Cycle Timing Chart Figure 3.5.5 Output Cycle Timing Chart TOSHIBA TMPZ84C011A ## 4. ELECTRICAL CHARACTERISTICS #### 4.1 MAXIMUM RATINGS | SYMBOL | ITEM | RATING | |---------|-----------------------------------------------|----------------------| | VCC | Vcc Supply Voltage with respect to Vss | – 0.5V to 7V | | VIN | Input Voltage | - 0.5V to VCC + 0.5V | | PD | Power Dissipation (TA = 85°C) | 250mW | | TSOLDER | Soldering Temperature (Soldering Time 10 sec) | 260°C | | TSTG | Storage Temperature | − 65°C to 150°C | | TOPR | Operating Temperature | - 40°C to 85°C | 120489 #### 4.2 DC ELECTRICAL CHARACTERISTICS (1) $TA = -40^{\circ}C \sim +85^{\circ}C, \ Vcc = 5V \pm 10\%, \ Vss = 0V$ | SYMBOL | PARAMETER | TEST CONDITION | ON | MIN. | TYP. | MAX. | UNIT. | |--------|----------------------------------------------------|----------------------------------------------------|----------------|-----------|------|------|-------------| | VIL | Input Low <u>Volt</u> age<br>(except RESET, XTAL1) | | | - 0.5 | 1 | 0.8 | ٧ | | VIH | Input High Voltage<br>(except RESET, XTAL1) | | | 2.2 | _ | VCC | ٧ | | VILR | Input Low Voltage<br>(RESET) | | | -0.5 | 1 | 0.45 | ٧ | | VIHR | In <u>put Hig</u> h Voltage<br>(RESET) | | | VCC - 0.6 | - | VCC | <b>&gt;</b> | | VOLC | Output Low Voltage<br>(CLK) | IOL = 2.0mA | | _ | ı | 0.6 | ٧ | | VOHC | Output High Voltage<br>(CLK) | IOH = - 2.0mA | | VCC 0.6 | - | | ٧ | | VOL | Output Low Voltage | IOL = 2.0mA | | _ | ł | 0.4 | V | | VOH1 | Output High Voltage 1 | IOL = ~ 1.6mA | | 2.4 | _ | | ٧ | | VOH2 | Output High Voltage 2 | IOH = - 250µmA | | VCC - 0.8 | _ | - | ٧ | | 1LI | Input Leakage Current | Vss≦ VIN≦ Vcc | | _ | - | ± 10 | μА | | ILO | 3-state Output Leakage<br>Current in Float | Vss + 0.4≦ Vout≦ VCC | | _ | 1 | ± 10 | μА | | ICC1 | Power Supply Current | Vcc = 5V,<br>fCLK = (1) | 4MHz | _ | 15 | 20 | mA | | | | VIH = VCC - 0.2V<br>VIL = 0.2V | 6MHz | _ | 22 | 30 | | | ICC2 | Stand-by supply current | Vcc = 5V,<br>(2)<br>VIH = VCC - 0.2V<br>VIL = 0.2V | 4MHz /<br>6MHz | _ | 0.5 | 50 | μА | | ICC3 | Power Supply Current<br>(IDLE MODE) | Vcc = 5V,<br>fCLK = (1) | 4MHz | _ | 1.0 | 2.5 | mA | | | | VIH = VCC - 0.2V<br>VIL = 0.2V | 6MHz | - | 1.5 | 4 | | 120489 Note: (1) fCLK = 1/TCC (MIN) (2) ICC2 Stand-by Supply Current is guaranteed only when the supplied clock is stopped at a low level during T4 state of the following machine Cycle (M1) next to OP code fetch Cycle of HALT instruction. ## 4.2 DC ELECTRICAL CHARACTERISTICAS (2) $TA = -40^{\circ}C \sim +85^{\circ}C, \ Vcc = 2.7V \pm 5.5V, \ Vss = 0V \quad (Low \ Voltage \ operation)$ | SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |--------|--------------------------------------------|-----------------------------------------------------|-----------|------|-----------|------| | VIL | Input Low Voltage<br>(except RESET) | | - 0.3 | - | 0.2 | Ý | | VIH | Input High Voltage<br>(except RESET) | | VCC - 0.2 | _ | VCC + 0.3 | V | | VOL | Output Low Voltage | IOL = 1.2mA | - | _ | 0.4 | V | | VOH | Output High Voltage | IOL = -0.7mA | 2.2 | _ | _ | V | | ILI | Input Leakage Current | Vss ≤ VIN ≤ Vcc | _ | _ | ± 2 | μA | | ILO | 3-state Output Leakage<br>Current in Float | Vss ≤ Vout ≤ VCC | - | | ± 2 | μА | | ICC1 | Power Supply Current | Vcc = 3V,<br>fCLK = 2MHz<br>VIH = VCC<br>VIL = 0.0V | _ | _ | 10 | mA | | ICC2 | Stand-by supply current | Vcc = 3V,<br>(2)<br>VIH = VCC<br>VIL = 0.0V | - | _ | 10 | μА | | ICC3 | Power Supply Current<br>(IDLE MODE) | Vcc = 3V,<br>fCLK = 2MHz<br>VIH = VCC<br>VIL = 0.0V | _ | 1.0 | 2.5 | mA | 310589 ## 4.3 AC ELECTRICAL CHARACTERISTICS (1) (IN ACTIVE STATE) $TA = -40^{\circ}C \sim +85^{\circ}C, VCC = 5V \pm 10\%, VSS = 0V$ # 4.3.1 AC Characteristics of MPU (in Active State) (1/3) | | <del></del> | | | | | | | | (1/3/ | |-----|--------------|--------------------------------|----------------------|------|------|------|----------------|------|-------| | NO. | SYMBOL | PARAMETER | TMPZ8<br>Vcc =<br>(2 | | 5.5V | | 84C01<br>(6MHz | | UNIT | | | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | 1 | TcC | Clock Cycle Time | 500 | _ | DC | | 165 | | ns | | 2 | TwCh | Clock Pulse Width (High) | 220 | _ | DC | - | 70 | | ns | | 3 | TwCl | Clock Pulse Width (Low) | 220 | _ | DC | _ | 70 | _ | ns | | 4 | TfC | Clock Fall Time | - | _ | 30 | | 12 | _ | ns | | 5 | TrC | Clock Rise Time | <b> </b> - | | 30 | | 12 | | ns | | 6 | TdCr (A) | Clock ↑ to Address Valid Delay | _ | _ | 180 | _ | | 90 | ns | | 7 | TdA (MREQf) | Address Valid to MREQ ↓ Delay | 180 | _ | | _ | 32 | _ | ns | | 8 | TdCf (MREQf) | Clock ↓ to MREQ ↓ Delay | _ | _ | 150 | _ | _ | 70 | ns | | 9 | TdCr (MREQr) | Clock ↑ to MREQ ↑ Delay | | _ | 180 | _ | _ | 70 | ns | | 10 | TwMREQh | MREQ Pulse Width (High) | 190 | _ | _ | _ | 62 | _ | ns | | 11 | TwMREQI | MREQ Pulse Width (Low) | 460 | _ | | - | 135 | _ | ns | | 12 | TdCf (MREQr) | Clock ↓ to MREQ ↑ Delay | | _ | 190 | _ | | 70 | ns | (2/3) | | | | | | | | | | (2/3) | |-----|---------------|--------------------------------------------------------------------|---------------------------------------------|------|------|------|------|------|-------| | | | YMBOL PARAMETER | TMPZ84C011AF-6<br>Vcc = 2.7V~5.5V<br>(2MHz) | | | TMPZ | | | | | NO. | SYMBOL | | | | | | UNIT | | | | | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | 13 | TdCf (RDf) | Clock ↓ to RD ↓ Delay | | _ | 180 | | _ | 80 | ns | | 14 | TdCr (RDr) | Clock ↑ to RD ↑ Delay | _ | _ | 180 | _ | _ | 70 | ns | | 15 | TsD (Cr) | Data Setup Time to Clock ↑ | 60 | _ | _ | 30 | _ | _ | ns | | 16 | ThD (RDr) | Data Hold Time to RD ↑ | 0 | | _ | 0 | _ | _ | ns | | 17 | TsWAIT (Cf) | WAIT Setup Time to Clock ↓ | 80 | _ | _ | 60 | _ | _ | ns | | 18 | ThWAIT (Cf) | WAIT Hold Time after Clock ↓ | 15 | | _ | 10 | _ | _ | ns | | 19 | TdCr (M1f) | Clock ↑ to M1 ↓ Delay | - | _ | 170 | _ | _ | 80 | ns | | 20 | TdCr (M1r) | Clock ↑ to M1 ↑ Delay | _ | | 170 | _ | _ | 80 | ns | | 21 | TdCr (RFSHf) | Clock ↑ to RFSH ↓ Delay | | _ | 220 | _ | _ | 110 | ns | | 22 | TdCr (RFSHr) | Clock ↑ to RFSH ↑ Delay | | _ | 220 | _ | _ | 100 | ns | | 23 | TdCr (RDr) | Clock ↓ to RD ↑ Delay | _ | _ | 180 | _ | _ | 70 | ns | | 24 | TdCr (RDf) | Clock ↑ to RD ↓ Delay | _ | _ | 150 | _ | _ | 70 | ns | | 25 | TsS (Cf) | Data Setup to Clock \ during M2, M3, M4 or M5 Cycles | 70 | _ | - | 40 | _ | _ | ns | | 26 | TdA (IORQf) | Address Stable prior <del>IORQ</del> ↓ | 400 | _ | _ | _ | 110 | _ | ns | | 27 | TdCr (IORQf) | Clock↑to <del>IORQ</del> ↓Delay | _ | - | 150 | _ | _ | 65 | ns | | 28 | TdCf (IORQr) | Clock↓ to IORQ↑ Delay | _ | _ | 180 | | _ | 70 | ns | | 29 | TdD (WRf) | Data Stable Prior to WR↓ | 240 | _ | | _ | 25 | _ | ns | | 30 | TdCf (WRf) | Clock ↓ to WR ↓ Delay | _ | _ | 150 | _ | - | 70 | ns | | 31 | TwWR | WR Pulse Width | 420 | _ | _ | _ | 135 | | ns | | 32 | TdCf (WRr) | Clock ↓ to WR ↑ Delay | _ | _ | 180 | _ | | 70 | ns | | 33 | TdD (WRf) | Data Stable Prior to ₩R ↓ | 70 | _ | _ | _ | - 58 | _ | ns | | 34 | TdCr (WRf) | Clock ↑ to WR ↓ Delay | _ | _ | 120 | _ | _ | 60 | ns | | 35 | TdWRr (D) | Data Stable from WR↑ | 200 | _ | _ | _ | 27 | _ | ns | | 36 | TdCf (HALT) | Clock↓to <del>HALT</del> ↑or↓ | _ | _ | 350 | _ | | 260 | ns | | 37 | TwNMI | NMI Pulse Width | 180 | _ | _ | 70 | _ | _ | ns | | 38 | TsBUSREQ (Cr) | BUSREQ Setup Time to Clock ↑ | 100 | | _ | 50 | _ | _ | ns | | 39 | ThBUSREQ (Cr) | BUSREQ Hold Time after Clock↑ | 15 | | _ | 10 | _ | _ | ns | | 40 | TdCr(BUSACKf) | Clock ↑ to BUSACK ↓ Delay | | _ | 180 | | _ | 90 | ns | | 41 | TdCf(BUSACKr) | Clock ↓ to BUSACK ↑ Delay | | _ | 160 | | | 90 | ns | | 42 | TdCr (Dz) | Clock↑to Data Float Delay | | | 120 | _ | - | 80 | ns | | 43 | TdCr (CTz) | Clock ↑ to Control Outputs Float Delay<br>(MREQ, IORQ, RD, and WR) | _ | - | 140 | | _ | 70 | ns | | 44 | TdCr (Az) | Clock ↑ to Address Float Delay | _ | _ | 140 | _ | _ | 80 | ns | **TOSHIBA** (3/3) | | | | TMPZ | 84001 | 1 A F . 6 | TMPZ | (3,3) | | | |-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|-------|-----------|------|-------|------|----| | NO. | SYMBOL PARAMETER | TMPZ84C011AF-6<br>Vcc = 2.7V~5.5V<br>(2MHz) | | | TIVIEZ | UNIT | | | | | | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | 45 | TdCr (A) | $\overline{MREQ} \uparrow$ , $\overline{IORQ} \uparrow$ , $\overline{RD} \uparrow$ and $\overline{WR} \uparrow$ to Address Hold Time | 200 | _ | _ | _ | 32 | _ | ns | | 46 | TsRESET (Cr) | RESET to Clock ↑ Setup Time | 140 | _ | _ | 60 | _ | - | ns | | 47 | ThRESET (Cr) | RESET to Clock ↑ Hold Time | 20 | _ | _ | 10 | _ | _ | ns | | 48 | TsINTf (Cr) | INT to Clock ↑ Setup Time | 100 | _ | _ | 70 | | _ | ns | | 49 | TsINTr (Cr) | INT to Clock ↑ Hold Time | 15 | | _ | 10 | _ | | ns | | 50 | TdM1f (IORQf) | M1 ↓ to IORQ ↓ Delay | 1050 | | _ | _ | 362 | - | ns | | 51 | TdCf (IORQf) | Clock ↓ to <del>IORQ</del> ↓ Delay | - | _ | 185 | _ | _ | 70 | ns | | 52 | TdCr (IORQr) | Clock ↑ to IORQ ↑ Delay | - | _ | 200 | - | _ | 70 | ns | | 53 | TdCf (D) | Clock ↓ to Data Valid Delay | _ | _ | 300 | _ | _ | 130 | ns | 290589 # 4.3.2 AC Characteristics of CGC (in Active State) | NO. | SYMBOL | PARAMETER | TMPZ84C011AF-6<br>Vcc = 2.7V~5.5V<br>(2MHz) | | | TMP | UNIT | | | |-----|----------------|----------------------------------------|---------------------------------------------|-----------------|------|------|-------------------------------|------|----| | | | | MIN. | TYP. | МАХ. | MIN. | TYP. | MAX. | | | 54 | TRST (INT) S | CLK restart time by INT<br>(STOP Mode) | - | 214 +<br>2.5TcC | _ | _ | (2 <sup>14</sup> +<br>2.5)TcC | _ | ns | | 55 | TRST (NMI) S | CLK restart time by NMI (STOP Mode) | _ | 214 +<br>2.5TcC | _ | _ | (2 <sup>14</sup> +<br>2.5)TcC | _ | ns | | 56 | TRST (INT) I | CLK restart time by INT (IDLE Mode) | _ | 2.5<br>*TcC | _ | _ | 2.5<br>TcC | _ | ns | | 57 | TRST (NMI) I | CLK restart time by NMI<br>(IDLE Mode) | _ | 2.5<br>*TcC | _ | _ | 2.5<br>TcC | _ | ns | | 58 | TRST (RESET) I | CLK restart time by RESET (IDLE Mode) | _ | TcC | _ | - | TcC | _ | ns | 290589 # 4.3.3 AC Characteristics of CTC (in Active State) (1/2) | | | | | | | | | | (1/2) | |-----|--------------|---------------------------------------------------------------------------------------------------|---------------------------------------------|------|------|------|------|------|-------| | NO. | SYMBOL | PARAMETER | TMPZ84C011AF-6<br>Vcc = 2.7V~5.5V<br>(2MHz) | | | TMPZ | UNIT | | | | | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | 59 | TdM1 (IEO) | Delay from M1 fall to IEO fall (in case of generating only interrupt immediately before M1 cycle) | | _ | 350 | | _ | 130 | ns | | 60 | TdIEI (IEOf) | Delay from IEI fall to IEO fall | _ | _ | 200 | _ | _ | 100 | ns | | 61 | TdIEI (IEOr) | Delay from IEI rise to IEO rise<br>(after ED decode) | - | _ | 250 | - | _ | 110 | ns | (2/2) | | | | | | | | | | (2)2, | |-----|----------------|---------------------------------------------------------------------------------------------------|---------------------------------|-------------------------|------|---------------------------------|----------------|------|-------| | NO. | SYMBOL | PARAMETER | Vcc | 2.7V~<br>2.7V~<br>2.MHz | 5.5V | | 84C01<br>(6MHz | | UNIT | | | | ANAMETER | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNIT | | 62 | TsCTR (INT) | CLK/TRG setup for detection of interrupt TsCTR (C) Satisfied | TcC<br>+ 200<br>+ T68<br>+ T48 | _ | - | TcC<br>+ 120<br>+ T68<br>+ T48 | _ | _ | ns | | | | TsCTR (C) not Satisfied | 2TcC<br>+ 200<br>+ T68<br>+ T48 | _ | _ | 2TcC<br>+ 120<br>+ T68<br>+ T48 | _ | _ | ns | | 63 | TcCTR | CLK/TRG Frequency | 2TcC | - | - | 2TcC | _ | _ | ns | | 64 | TrCTR | CLK/TRG rising time | _ | _ | 50 | _ | | 40 | ns | | 65 | TfCTR | CLK/TRG falling time | _ | _ | 50 | _ | _ | 40 | ns | | 66 | TwcTrl | Low CLK/TRG Pulse Width | 240 | _ | _ | 120 | _ | - | ns | | 67 | TwCTRh | High CLK/TRG Pulse Width | 240 | - | _ | 120 | _ | | ns | | 68 | TsCTR (Cs) | Set-up time up to CLK/TRG rise for clock rise requiring immediate count (counter mode) | 300 | _ | _ | 150 | _ | _ | ns | | 69 | TsCTR (CT) | Set-up time up to CLK/TRG rise for clock rise requiring immediate start of prescaler (timer mode) | | _ | _ | 150 | _ | _ | ns | | 70 | TdC (ZC / TOr) | Delay from clock rise to ZC/TO rise | _ | _ | 300 | _ | - | 140 | ns | | 71 | TdC (ZC / TOf) | Delay from clock fall to ZC/TO fall | _ | _ | 220 | _ | _ | 140 | ns | 290589 ## 4.3.4 AC Characteristics of I/O (in Active State) | NO. | SYMBOL | PARAMETER | Vcc | TMPZ84C011AF-6<br>Vcc = 2.7V~5.5V<br>(6MHz) | | | TMPZ84C011AF-6<br>(6MHz) | | | | |-----|---------------|---------------------------------------------|------|---------------------------------------------|------|------|--------------------------|------|----|--| | | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | | 72 | TdCf (Pout) | Delay from clock fall to port data output | - | _ | 650 | _ | _ | 300 | ns | | | 73 | TsPIN (IORDf) | Port Input to IORQ and RD fall Set-up time | 0 | _ | _ | 0 | _ | _ | ns | | | 74 | ThPIN | Port Input to IORQ and RD fall<br>Hold Time | 0 | _ | _ | 0 | _ | _ | ns | | 290589 ## 4.4 CAPACITANCE Ta = 25°C | SYMBOL | ltem | TEST COINDITION | MIN. | TUP. | MAX. | UNIT. | |--------|--------------------|----------------------------------------------|------|------|------|-------| | CIN | Input Capacitance | f = 1MHz<br>ALL terminals | _ | 5 | - | PF | | Cout | Output Capacitance | except that to be measured should be earthed | _ | 30 | - | PF | # 4.5 AC TIMING CHARTS (1) (IN ACTIVE STATE) # 4.5.1 AC Timing Charts of CPU (in Active State) Figure 4.5.1 through 4.5.8 show the basic timing charts. The circled numbers in these charts correspond to the numbers under the number column of the AC Electrical Characteristics Tables. Figure 4.5.1 Opcode Fetch Cycle Figure 4.5.2 Memory Read/Write Cycle Note: 1-wait state ( $T_W^*$ ) is inserted automatically by MPU Figure 4.5.3 I/O Cycle Note: 1. T<sub>L</sub>: Last state of insturuction 2. 2-wait state (TW\*) is inserted automatically by MPU 120489 Figure 4.5.4 Interrupt Request/Acknowledge Cycle Note: $\overline{NMI}$ is asynchronous, but its falling edge signal must occur synchronously with the rising edge of previous TL state for correct response to the supsequent machine cycle. Figure 4.5.5 Non-maskable Interrupt Request Cycle Note: 1. TL: Last state of a given machine cycle 2. Tx: Clock used by peripheral LSI that made request. 120489 Figure 4.5.6 Bus Request/Acknowlege Cycle Note: INT ssignal is also used for releasing HALT state. Figure 4.5.7 Halt Acknowledge Cycle Figure 4.5.8 Reset Cycle # 4.5.2 AC Timing Cfarts of CGC (in Active State) Figure 4.5.9 Clock Restart Timing (STOP mode) Figure 4.5.10 Clock Restart Timing (IDLE mode) Figure 4.5.11 Timing of Clock Start by RESET (IDLE mode) # 4.5.3 AC Timing Charts of CTC (in Active State) Figure 4.5.12 CTC Timing Diagram Figure 4.5.13 CTC Interrupt Occurrence Timing # 4.5.4 AC Timing Charts of I/O (in Active State) Figure 4.5.14 I/O OUTPUT Timing Figure 4.5.15 I/O INPUT Timing ## 4.6 AC ELECTRICAL CHARACTERISTICS (2) (IN INACTIVE STATE) $Ta = -40^{\circ}C \sim +85^{\circ}C, VCC = 5V \pm 10\%, VSS = 0V$ # 4.6.1 AC Characteristics of CGC (in Inactive State) | NO. | SYMBOL | PARAMETER | TMPZ84C011AF-6<br>Vcc = 2.7V~5.5V<br>(2MHz) | | | TMPZ | UNIT | | | |-----|------------------|------------------------------------------------|---------------------------------------------|-----------------|------|------|------------------------|------|----| | | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | 1 | T <sub>C</sub> C | CLOCK Cycle | 500 | _ | DC | _ | 165 | _ | ns | | 2 | TwCh | CLOCK Width (High) | 220 | _ | DC | _ | 70 | _ | ns | | 3 | TwCl | CLOCK Width (Low) | 220 | _ | DC | _ | 70 | _ | ns | | 4 | TfC | CLOCK Fall Time | _ | - | 30 | _ | 12 | _ | ns | | 5 | TrC | CLOCK Rise Time | - | - | 30 | _ | 12 | _ | ns | | 6 | TRST (INT) S | Clock (CLK) restart Time by INT (STOP mode) | _ | 214 +<br>2.5TcC | _ | _ | 214 <b>+</b><br>2.5TcC | _ | ns | | 7 | TRST (NMI) S | Clock (CLK) restart Time by NMI (STOP mode) | - | 214 +<br>2.5TcC | _ | _ | 214 +<br>2.5TcC | _ | ns | | 8 | TRST (INT) I | Clock (CLK) restart Time by INT<br>(IDLE mode) | _ | 2.5<br>*TcC | _ | _ | 2.5<br>TcC | _ | ns | | 9 | TRST (NMI) I | Clock (CLK) restart Time by NMI<br>(IDLE mode) | _ | 2.5<br>*TcC | _ | _ | 2.5<br>TcC | _ | ns | | 10 | TRST (RESET) I | Clock (CLK) restart Time by RESET (IDLEmode) | _ | 1TcC | - | _ | 1TcC | _ | ns | | 11 | TsHALT (M1r) | HALT set-up Time | 10 | _ | _ | 10 | _ | _ | ns | # 4.6.2 AC Characteristics of CTC (in Inactive State) (1/2) | NO. | SYMBOL | PARAMETER | Vcc : | 84C01<br>= 2.7V~<br>(2MHz) | 5.5V | | (84C01 | | UNIT | |-----|--------------------|------------------------------------------------------------------------------------------------|------------------------|----------------------------|--------------|------|--------------------------------|--------------|------| | | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | 12 | Th | Hold Time | 20 | _ | - | 0 | _ | | ns | | 13 | TsCS (C) | CS (A1, A0) set-up time to clock ↑ | 280 | _ | | 100 | | _ | ns | | 14 | TsCE (C) | CE (A <sub>7</sub> to A <sub>2</sub> ) set-up time to clock ↑ | 220 | _ | _ | 150 | _ | _ | ns | | 15 | TsIO (C) | IORQ ↓ set-up time to clock ↑ | 280 | _ | - | 70 | _ | _ | ns | | 16 | TsRD (C) | RD ↓ set-up time to clock ↑ | 260 | _ | _ | 70 | - | _ | ns | | 17 | TdC (DO) | clock ↑ to Data Valid Delay | - | | 260 | _ | - | 130 | ns | | 18 | TdC (DOz) | ĪORQ, RD ↑ to Data Float Delay | _ | _ | 250 | _ | _ | 90 | ns | | 19 | TsDI (C) | Data Input set-up time to clock ↑ | 90 | _ | _ | 40 | _ | _ | ns | | 20 | TsM1 (C) | M1 set-up time to clock ↑ | 240 | _ | - | 70 | _ | _ | ns | | 21 | TdM1 (IEO) | clock ↑ M1 ↓ to IEO ↓ Delay (in case of generating only interrupt immediately befor M1 ) cycle | _ | _ | 350 | _ | _ | 130 | ns | | 22 | TdIO (DOI) | IORQ ↓ to Data out delay (INTA cycle) | - | _ | 380 | | | 110 | ns | | 23 | TdIEI (IEOf) | IEI↓to IEO↓Delay | _ | _ | 200 | _ | _ | 100 | ns | | 24 | TdIEI (IEOr) | IEI↑to IEO↑Delay (after ED decode) | - | _ | 250 | _ | - | 110 | ns | | 25 | TdC (INT) | Clock ↑ to ĪNT ↓ Delay | _ | _ | TcC<br>+ 200 | _ | - | TcC<br>+ 120 | ns | | 26 | T. I.C.I.I. (INIT) | CLK/TRG ↑ to INT ↓ Delay<br>TsCTR(c) Satisfied | TcC<br>+ 200<br>+ T32 | _ | | _ | TcC<br>+ 120<br>+ 70<br>+ T31 | _ | ns | | 26 | TdCLK (INT) | TsCTR (c) not Satisfied | 2TcC<br>+ 200<br>+ T32 | - | _ | _ | 2TcC<br>+ 120<br>+ 70<br>+ T31 | _ | ns | | 27 | TcCTR | CLK/TRG Frequency | 2TcC | _ | _ | _ | 2TcC | - | ns | | 28 | TrCTR | CLK/TRG rising time | - | _ | 50 | _ | - | 40 | ns | | 29 | TfCTR | CLK/TRG falling time | _ | _ | 50 | | _ | 40 | ns | | 30 | TwCTRI | LOW CLK/TRG Pulse width | 240 | _ | _ | 120 | _ | 70 | ns | | 31 | TwCTRh | High CLK/TRG Pulse width | 240 | _ | _ | 120 | | _ | ns | | 32 | TsCTR (Cs) | Set-up time up to CLK/TRG rise for clock rise requiring immediate (counter mode) | 300 | _ | | 150 | _ | _ | ns | **TOSHIBA** (2/2) | | | | , | | | | | | (2/2) | |-----|----------------|---------------------------------------------------------------------------------------------------|---------------------------------------------|------|------|------|------|------|-------| | NO. | SYMBOL | PARAMETER | TMPZ84C011AF-6<br>Vcc = 2.7V~5.5V<br>(2MHz) | | | TMPZ | UNIT | | | | | | | MIN. | TYP. | MAX. | MIN. | TYP. | МАХ. | | | 33 | TsCTR (Ct) | Set-up time up to CLK/TRG rise for clock rise requiring immediate start of prescaler (timer mode) | 300 | _ | - | 150 | _ | _ | ns | | 34 | TdC (ZC / TOr) | Delay from clock rise to ZC/TO rise | | _ | 300 | _ | _ | 140 | ns | | 35 | TdC (ZC / TOf) | Delay from clock fall to ZC/TO fall | _ | _ | 220 | _ | - | 140 | ns | 290589 # 4.6.3 AC Characteristics of I/O (in Inactive State) | NO. | SYMBOL | PARAMETER | TMPZ84C011AF-6<br>Vcc = 2.7V~5.5V<br>(2MHz) | | | TMPZ | UNIT | | | |----------|---------------|--------------------------------------------------------------------------|---------------------------------------------|------|------|------|------|------|----| | <u> </u> | | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | 1 | | 36 | TsCE (Cr) | CE (A7~A0) to clock↑ Set-up time | 300 | _ | | 150 | _ | _ | ns | | 37 | TsIO (C) | Set-up time from clock ↑ to IORQ ↓ | 150 | _ | | 70 | _ | _ | ns | | 38 | TsRD (C) | Set-up time from clock $\uparrow$ to $\overline{RD}\downarrow$ | 150 | _ | _ | 70 | | _ | ns | | 39 | TdC (DO) | Delay from clock ↑ to Data Output | _ | _ | 300 | _ | | 130 | ns | | 40 | TdC (DOz) | Delay from clock <del>IORQ</del> and <del>RD</del> ↑<br>to Data Float | _ | _ | 150 | _ | _ | 90 | ns | | 41 | TsDI (C) | Data Input to clock ↑ Set-up time | 0 | _ | _ | 0 | _ | _ | ns | | 42 | TsWR (C) | Set-up time from WR ↓ to clock ↑ | 150 | _ | _ | 70 | _ | - | ns | | 43 | TdIOWRr (D) | Output Data Stable from IORQ, WR↓ | 100 | _ | _ | 20 | _ | - | ns | | 44 | TdCf (Pout) | Delay from clock ↓ to Data Output | _ | | 650 | _ | _ | 300 | ns | | 45 | TSPIN (IORDf) | Port Input to IORQ and RD ↓ Set-up time | 0 | _ | _ | 0 | _ | - | ns | | 46 | ThPIN (IORDr) | Port Input to $\overline{IORQ}$ and $\overline{RD}$ $\uparrow$ Hold Time | 0 | _ | _ | 0 | _ | _ | ns | 290589 Note: Timing Measurements are made at the following voltage. Input : VIH = 2.4V VIL = 0.4V $\begin{array}{lll} \text{Output} : & \text{VOHC=V}_{\text{CC}}-0.6\text{V} & \text{VOLC=0.6V} \text{ (CLK)} \\ \text{Output} : & \text{VOH=2.4V} & \text{VOL=0.8V} \text{ (Except CLK)} \end{array}$ $C_L = 100 pF$ - 4.7 AC TIMING CHARTS (2) (IN INACTIVE STATE) - 4.7.1 AC Timing Charts of CGC (in Inactive State) Figure 4.7.1 Clock Restart Timing (STOP mode) Figure 4.7.2 Clock Restart Timing (IDLE mode) Figure 4.7.3 Timing if Clock Restart by RESET (IDLE mode) Figure 4.7.4 Clock Suspension Timing (IDLE/STOP modes) # 4.7.2 AC Timing Charts of CTC (in Inactive State) Figure 4.7.5 CTC Timing Diagram (Inactive) MPUZ80-401 ## 4.7.3 AC Timing Charts of I/O (in Inactive State) Figure 4.7.6 (a) I/O READ Timing Figure 4.7.6 (b) I/O WRITE Timing ## 4.8 OUT LINE DRAWING QFP100-P-1420B Unit: mm