

# Low Cost Power/Energy IC with Pulse Output

#### **Features**

- Single Chip; Power Measurement Solution
- Energy Data Linearity: ±0.1% of Reading over 1000:1 Dynamic Range
- On-Chip functions: Measures Energy and Performs Energy-to-Pulse Conversions
- Meets Accuracy Spec for IEC 687/1036
- On-Chip System Calibration Option
- High Pass Filter Option for Both I and V
- 2 Available Current Input Ranges
- On-Chip 2.5 V Reference (25 ppm/°C typ)
- Pulse Outputs for Stepper Motor or Mechanical Counter
- On-Chip Energy Direction Indicator
- Ground Reference Input Signals with Single Supply
- High Frequency Output for Calibration
- On-Chip Power-on Reset
- Power Supply Configurations:

VA+ = +5 V; AGND = 0 V; VD+ = +3.3 V to 5 V

# **Description**

The CS5462 is a low cost power meter solution combining two  $\Delta\Sigma$  Analog-to-Digital Converters (ADC)'s, an energy-to-frequency converter, and energy pulse outputs on a single chip. It is designed to accurately measure and calculate energy for single phase 2- or 3-wire power metering applications with minimal external components.

Low frequency energy outputs,  $\overline{E1}$  and  $\overline{E2}$ , supply average real power and can be used to drive a stepper motor or a mechanical counter; the high frequency energy output FOUT can be used for calibration; and  $\overline{NEG}$  indicates negative power.

The CS5462 has configuration pins which allow for direct configuration of pulse output format, pulse output frequency, current channel input range, high pass filter option, and on-chip calibration.

The CS5462 also has a power-on reset function which holds the part in reset until the supply reaches an operable level.

#### **ORDERING INFORMATION**

CS5462-IS -40° to 85° C 24-pin SSOP



Preliminary Product Information

This document contains information for a new product.

Cirrus Logic reserves the right to modify this product without notice.





## **Contacting Cirrus Logic Support**

For all product questions and inquiries contact a Cirrus Logic Sales Representative. To find the one nearest to you go to www.cirrus.com

#### IMPORTANT NOTICE

"Preliminary" product information describes products that are in production, but for which full characterization data is not yet available. Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

An export permit needs to be obtained from the competent authorities of the Japanese Government if any of the products or technologies described in this material and controlled under the "Foreign Exchange and Foreign Trade Law" is to be exported or taken out of Japan. An export license and/or quota needs to be obtained from the competent authorities of the Chinese Government if any of the products or technologies described in this material is subject to the PRC Foreign Trade Law and is to be exported or taken out of the PRC.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN AIRCRAFT SYSTEMS, MILITARY APPLICATIONS, PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS (INCLUDING MEDICAL DEVICES, AIRCRAFT SYSTEMS OR COMPONENTS AND PERSONAL OR AUTOMOTIVE SAFETY OR SECURITY DEVICES). INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, and the Cirrus Logic logo designs are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.



# **TABLE OF CONTENTS**

| 1. | GENERAL DESCRIPTION                          | 5  |
|----|----------------------------------------------|----|
| 2. | PIN DESCRIPTION                              | 5  |
| 3. | CHARACTERISTICS/SPECIFICATIONS               | 7  |
|    | ANALOG CHARACTERISTICS                       |    |
|    | DIGITAL CHARACTERISTICS                      |    |
|    | SWITCHING CHARACTERISTICS                    | 9  |
|    | ABSOLUTE MAXIMUM RATINGS                     | 10 |
|    | 3.1 Theory of Operation                      | 11 |
|    | 3.1.1 Digital Filters                        | 11 |
|    | 3.1.2 Gain Calibration                       |    |
|    | 3.1.3 Energy-to-Frequency Conversion         |    |
| 4. | FUNCTIONAL DESCRIPTION                       | 12 |
|    | 4.1 Programmable Gain Amplifier (PGA)        | 12 |
|    | 4.2 Pulse-Rate Output                        | 12 |
|    | 4.2.1 Stepper Motor Format.                  |    |
|    | 4.2.2 Mechanical Counter Format              |    |
|    | 4.3 Energy Direction Indicator               |    |
|    | 4.4 Internal Calibration Option              |    |
|    | 4.5 Power-on Reset                           |    |
|    | 4.6 Oscillator Characteristics               |    |
|    | 4.7 User Defined Settings                    |    |
|    | 4.8 Basic Application Circuit Configurations |    |
|    | PACKAGE DIMENSIONS                           |    |
| 6. | REVISIONS                                    | 18 |



# **LIST OF FIGURES**

| Figure 1. Data Flow                                     | . 11 |
|---------------------------------------------------------|------|
| Figure 2. PGA Settings                                  | . 12 |
| Figure 3. Pulse Output Settings                         | . 12 |
| Figure 6. Calibration Options                           |      |
| Figure 7. Power-on Reset                                | . 14 |
| Figure 8. Oscillator Connection                         | . 14 |
| Figure 9. Calibration, Frequency Select, and PGA Select | . 14 |
| Figure 7. Power-on Reset                                | . 15 |
| Figure 8. Typical Connection Diagram                    | . 16 |



#### 1. GENERAL DESCRIPTION

The CS5462 is a CMOS monolithic power measurement device with an energy computation engine. The CS5462 combines a programmable gain amplifier, two  $\Delta\Sigma$  ADC's, system calibration, and energy-to-frequency conversion circuitry on a single chip.

The CS5462 is designed for energy measurement applications and is optimized to interface to a shunt or current transformer for current measurement, and to a resistive divider or transformer for voltage measurement. The current channel has a pro-

grammable gain amplifier (PGA) which provides two full-scale input level options. With a single +5 V supply on VA+/AGND, both of the CS5462's input channels accommodate common mode + signal levels between (AGND - 0.25 V) and VA+.

The CS5462 has three pulse output pins:  $\overline{E1}$ ,  $\overline{E2}$  and  $\overline{FOUT}$ .  $\overline{E1}$  and  $\overline{E2}$  can be used to directly drive a mechanical counter or stepper motor, or interface to a micro controller. The  $\overline{FOUT}$  pin conveys average real power at a pulse frequency many times higher than that of the  $\overline{E1}$  or  $\overline{E2}$  pulse frequency, allowing for high speed calibration.

## 2. PIN DESCRIPTION

| Crystal Out                        | XOUT 🗆      | <b>∄</b> 1● ◯ | 24 🗀 XIN            | Crystal In                         |
|------------------------------------|-------------|---------------|---------------------|------------------------------------|
| CPU Clock Output                   | CPUCLK [    | <b>=</b> 2    | 23 CAL1             | Calibration Pin 1                  |
| Positive Power Supply / Prog Sel 7 | VD+ / P7 □  | <b></b> 3     | 22 🖂 <b>Ē2 / P4</b> | Energy Output 2 / Prog Sel 4       |
| Digital Ground / Prog Sel 1        | DGND / P1 🗆 | 4             | 21 🗁 <b>Ēī / P5</b> | Energy Output 1 / Prog Sel 5       |
| Calibration Pin 0                  | CAL0 □      | 5             | 20 <b>P3</b>        | Program Select 3                   |
| Neg Energy Indicator / Prog Sel 2  | NEG / P2 □  | 6             | 19 🖂 RESET          | Reset                              |
| Frequency Select                   | FREQ =      | 7             | 18 - FOUT / P6      | High Frequency Output / Prog Sel 6 |
| Digital Ground                     | DGND =      | 8             | 17 🗀 IGAIN          | Gain Select                        |
| Differential Voltage Input         | VIN+ □      | 9             | 16 🗀 IIN+           | Differential Current Input         |
| Differential Voltage Input         | VIN- □      | 10            | 15 🗀 IIN-           | Differential Current Input         |
| Voltage Reference Output           | VREFOUT =   | <b>≓</b> 11   | 14 🗁 VA+            | Positive Analog Supply             |
| Voltage Reference Input            | VREFIN =    | 12            | 13 AGND             | Analog Ground                      |
| -                                  |             |               |                     |                                    |
|                                    | •           | •             |                     |                                    |

| Clock Generator                               |                       |                                                                                                                                                                                                                                                                               |
|-----------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Crystal Out<br>Crystal In                     | 1,24                  | <b>XOUT, XIN</b> - A single stage amplifier inside the chip is connected to these pins and can be used with a crystal to provide the system clock for the device. Alternatively, an external clock can be supplied to the XIN pin to provide the system clock for the device. |
| CPU Clock Output                              | 2                     | CPUCLK - Output of on-chip oscillator which can drive one standard CMOS load.                                                                                                                                                                                                 |
| Control Pins                                  |                       |                                                                                                                                                                                                                                                                               |
| Calibration Pins                              | 5, 23                 | CAL0, CAL1 - Must be tied to a program select pin for calibration.                                                                                                                                                                                                            |
| Program<br>Selects <sup>1,2,3,4,5,6</sup>     | 4,6,20,22,21,<br>18,3 | P1, P2, P3, P4, P5, P6, P7 - Used in Calibration, Frequency Select, and Input Gain Select.                                                                                                                                                                                    |
| Frequency Select                              | 7                     | <b>FREQ</b> - Must be tied to a program select pin to determine the frequency of $\overline{E1}$ and $\overline{E2}$ .                                                                                                                                                        |
| Current Channel Gain<br>Select                | 17                    | <b>IGAIN -</b> Must be tied to a program select pin to determine the Full-Scale Input Voltage Range of the current channel.                                                                                                                                                   |
| Reset                                         | 19                    | RESET - Low activates Reset                                                                                                                                                                                                                                                   |
| Energy Pulse Outputs                          |                       |                                                                                                                                                                                                                                                                               |
| Energy Output 1 <sup>4</sup> , 2 <sup>3</sup> | 21, 22                | E1, E2 - The energy output pin issues a fixed-width pulse train output with a rate proportional to real energy.                                                                                                                                                               |
| High Freq Output <sup>5</sup>                 | 18                    | FOUT - Outputs energy pulses at a maximum rate of 10 kHz. Used for calibration purposes.                                                                                                                                                                                      |
| Negative Energy<br>Indicator <sup>6</sup>     | 6                     | NEG - Low indicates negative energy.                                                                                                                                                                                                                                          |
| Analog Inputs/Outputs                         |                       |                                                                                                                                                                                                                                                                               |



| Differential             | 9,10  | VIN+, VIN Differential analog input pins for voltage channel.                                    |
|--------------------------|-------|--------------------------------------------------------------------------------------------------|
| Voltage Inputs           |       |                                                                                                  |
| Voltage                  | 11    | VREFOUT - The on-chip voltage reference is output from this pin. The voltage reference has a     |
| Reference Output         |       | nominal magnitude of 2. 5V and is referenced to the AGND pin on the converter.                   |
| Voltage                  | 12    | VREFIN - The voltage input to this pin establishes the voltage reference for the on-chip modula- |
| Reference Input          |       | tor.                                                                                             |
| Differential             | 16,15 | IIN+, IIN Differential analog input pins for current channel.                                    |
| <b>Current Inputs</b>    |       |                                                                                                  |
| Power Supply Connections |       |                                                                                                  |
| Positive                 | 3     | VD+ - The positive digital supply.                                                               |
| Digital Supply           |       |                                                                                                  |
| Digital Ground           | 4*    | DGND - Digital Ground                                                                            |
| Analog Ground            | 13    | AGND - Analog Ground                                                                             |
| Positive                 | 14    | VA+ - The positive analog supply.                                                                |
| Analog Supply            |       |                                                                                                  |
|                          |       |                                                                                                  |

Notes:

<sup>&</sup>lt;sup>1</sup> Pin number 4 is described as Digital Ground (DGND) and also P1

<sup>&</sup>lt;sup>2</sup> Pin number 3 is described as Positive Power Supply (VD+) and also P7

 $<sup>^3</sup>$  Pin number 22 is described as Energy Output 2 ( $\overline{E2}$ ) and also P4

 $<sup>^4</sup>$  Pin number 21 is described as Energy Output 1 ( $\overline{\text{E1}}$ ) and also P5

<sup>&</sup>lt;sup>5</sup> Pin number 18 is described as High Frequency Output (FOUT) and also P6

<sup>&</sup>lt;sup>6</sup> Pin number 6 is described as Negative Energy Indicator (NEG) and also P2



# 3.CHARACTERISTICS/SPECIFICATIONS

- Min / Max characteristics and specifications are guaranteed over all Operating Conditions.
- Typical characteristics and specifications are measured at nominal supply voltages and T<sub>A</sub> = 25 °C.
- AGND = DGND = 0 V. All voltages with respect to 0 V.
- CAL0 and CAL1 are connected to P4 unless otherwise noted.

# **ANALOG CHARACTERISTICS**

| Parameter                                                | Symbol | Min | Тур | Max | Unit       |  |  |
|----------------------------------------------------------|--------|-----|-----|-----|------------|--|--|
| Analog Inputs (Current Channel)                          |        |     |     |     |            |  |  |
| Maximum Differential Input Voltage Range (Gain = 10)     |        | -   | -   | 500 | $mV_{P-P}$ |  |  |
| $\{(I_{N+})-(I_{N-})\}\$ (Gain = 50)                     |        | -   | -   | 100 | $mV_{P-P}$ |  |  |
| Input Capacitance (All Gain Ranges)                      | Cinl   | -   | 25  | -   | pF         |  |  |
| Effective Input Impedance (All Gain Ranges)(Note 2)      | ZinI   | 30  | -   | -   | kΩ         |  |  |
| Analog Inputs (Voltage Channel)                          |        |     |     |     |            |  |  |
| Maximum Differential Input Voltage Range {(VIN+)-(VIN-)} | Vin    | -   | -   | 500 | $mV_{P-P}$ |  |  |
| Input Capacitance                                        | CinV   | -   | 0.2 | -   | pF         |  |  |
| Effective Input Impedance (Note 2)                       | ZinV   | 5   | -   | -   | MΩ         |  |  |
| Accuracy (Energy Outputs)                                |        |     |     |     |            |  |  |
| Offset Error                                             | VOS    | -   | .01 | -   | %F.S.      |  |  |
| Full-Scale Error (Note 1)                                | FSE    | -   | .1  | -   | %F.S.      |  |  |

Notes: 1. Applies After System Calibration

2.  $VA+ = VD+ = 5 V \pm 10 \%$ ; MCLK = 4.096 MHz



# **ANALOG CHARACTERISTICS** (Continued)

| Pa                         | rameter                                        | Symbol | Min | Тур  | Max | Unit |
|----------------------------|------------------------------------------------|--------|-----|------|-----|------|
| Dynamic Characteristics    | s                                              |        |     |      |     |      |
| High Pass Filter Pole Free | quency -3 dB                                   |        | -   | 0.5  | -   | Hz   |
| Power Supplies             |                                                |        | •   |      | •   |      |
| Power Supply Currents      | I <sub>A+</sub>                                | PSCA   | -   | 1.3  | -   | mA   |
|                            |                                                | PSCD   | -   | 2.9  | -   | mA   |
|                            | $I_{D+} (VD+ = 5 V)$<br>$I_{D+} (VD+ = 3.3 V)$ | PSCD   | -   | 1.7  | -   | mA   |
| Power Consumption          | (VD + = 5 V)                                   | PC     | -   | 21   | 25  | mW   |
| (Note 3)                   | (VD+ = 3.3 V)                                  |        | -   | 11.6 | -   | mW   |
| Power Supply Rejection F   | Ratio (50, 60 Hz)                              |        |     | -    | -   |      |
| (Note 4)                   | Voltage Channel (Gain = 10)                    | PSRR   | 48  | -    | -   | dB   |
|                            | Current Channel (Gain = 10)                    | PSRR   | 75  | -    | -   | dB   |
|                            | (Gain = 50)                                    | PSRR   | 56  | -    | -   | dB   |

Notes: 3. All outputs unloaded. All inputs CMOS level.

4. Definition for PSRR: VREFIN tied to VREFOUT, VA+ = VD+ = 5 V, a 150 mV zero-to-peak sine wave (frequency = 60 Hz) is imposed onto the +5 V supply voltage at VA+ and VD+ pins. The "+" and "-" input pins of both input channels are shorted to VA-. Then the CS5462 is put into an internal test mode and digital output data is collected for the channel under test. The zero-peak value of the digital sinusoidal output signal is determined, and this value is converted into the zero-peak value of the sinusoidal voltage that would need to be applied at the channel's inputs, in order to cause the same digital sinusoidal output. This voltage is then defined as Veq. PSRR is then (in dB):

$$PSRR = 20 \cdot log \left\{ \frac{0.150 \text{V}}{\text{V}_{eq}} \right\}$$

## VREFOUT REFERENCE OUTPUT VOLTAGE

| Parameter                                            | Symbol         | Min  | Тур  | Max  | Unit   |  |  |
|------------------------------------------------------|----------------|------|------|------|--------|--|--|
| Reference Output                                     |                |      |      |      |        |  |  |
| Output Voltage                                       | REFOUT         | +2.4 |      | +2.6 | V      |  |  |
| VREFOUT Temperature Coefficient                      | TCVREF         |      | 25   | 60   | ppm/°C |  |  |
| Load Regulation (Output Current 1 μA Source or Sink) | $\Delta V_{R}$ |      | 6    | 10   | mV     |  |  |
| Reference Input                                      | •              | •    |      |      |        |  |  |
| Input Voltage Range                                  | VREFIN         | +2.4 | +2.5 | +2.6 | V      |  |  |
| Input Capacitance                                    |                | -    | 4    | -    | pF     |  |  |
| Input CVF Current                                    |                | -    | 25   | -    | nA     |  |  |

Notes: 5. The voltage at VREFOUT is measured across the temperature range. From these measurements the following formula is used to calculate the VREFOUT Temperature Coefficient:.

$$TC_{VREF} = \left( \frac{(VREFOUT_{MAX} - VREFOUT_{MIN})}{VREFOUT_{AVG}} \right) \left( \frac{1}{T_{A}^{MAX} - T_{A}^{MIN}} \right) \left( 1.0 \times 10^6 \right)$$



# **DIGITAL CHARACTERISTICS** (Note 6)

| Parameter                               |                           | Symbol           | Min         | Тур | Max     | Unit |
|-----------------------------------------|---------------------------|------------------|-------------|-----|---------|------|
| High-Level Input Voltage                |                           | V <sub>IH</sub>  |             |     |         |      |
|                                         | XIN                       |                  | (VD+) - 0.5 | -   | -       | V    |
|                                         | RESET                     |                  | 0.8 VD+     | -   | -       | V    |
| Low-Level Input Voltage (VD = 5 V)      |                           | $V_{IL}$         |             |     |         |      |
|                                         | XIN                       |                  | -           | -   | 1.5     | V    |
|                                         | RESET                     |                  | -           | -   | 0.2 VD+ | V    |
| Low-Level Input Voltage (VD = 3.3 V)    |                           | $V_{IL}$         |             |     |         |      |
|                                         | XIN                       |                  | -           | -   | 0.3     | V    |
|                                         | RESET                     |                  | -           | -   | 0.2 VD+ | V    |
| High-Level Output Voltage (except XOUT) | $I_{out} = +5 \text{ mA}$ | V <sub>OH</sub>  | (VD+) - 1.0 | -   | -       | V    |
| Low-Level Output Voltage (except XOUT)  | $I_{out} = -5 \text{ mA}$ | $V_{OL}$         | -           | ı   | 0.4     | V    |
| Input Leakage Current                   |                           | l <sub>in</sub>  | -           | ±1  | ±10     | μΑ   |
| Digital Output Pin Capacitance          |                           | C <sub>out</sub> | -           | 5   | -       | pF   |
| Drive Current FOUT, E1, E2, NEG, CPUCLK |                           |                  |             | 90  |         | mA   |

Notes: 6. All measurements performed under static conditions.

# **SWITCHING CHARACTERISTICS**

| Para                     | ameter                    | Symbol            | Min | Тур   | Max | Unit |
|--------------------------|---------------------------|-------------------|-----|-------|-----|------|
| Master Clock Frequency   | Internal Gate Oscillator  | MCLK              | 3   | 4.096 | 5   | MHz  |
| Master Clock Duty Cycle  |                           |                   | 40  | -     | 60  | %    |
| CPUCLK Duty Cycle        | (Note 7)                  |                   | 40  |       | 60  | %    |
| Rise Times               | Any Digital Input         | t <sub>rise</sub> | -   | -     | 1.0 | μs   |
| (Note 8)                 | Any Digital Output        |                   | -   | 50    | -   | ns   |
| Fall Times               | Any Digital Input         | t <sub>fall</sub> | -   | -     | 1.0 | μs   |
| (Note 8)                 | Any Digital Output        |                   | -   | 50    | -   | ns   |
| Start-up                 |                           |                   |     | •     |     | •    |
| Oscillator Start-Up Time | XTAL = 4.096 MHz (Note 9) | t <sub>ost</sub>  | -   | 60    | -   | ms   |

- 7. If external MCLK is used, then the duty cycle must be between 45% and 55% to maintain this specification.
- 8. Specified using 10% and 90% points on wave-form of interest. Output loaded with 50pF.
- 9. Oscillator start-up time varies with crystal parameters. This specification does not apply when using an external clock source.



# **ABSOLUTE MAXIMUM RATINGS**

WARNING: Operation at or beyond these limits may result in permanent damage to the device.

Normal operation is not guaranteed at these extremes.

| Parameter                              | Symbol               | Min              | Тур   | Max | Unit        |    |
|----------------------------------------|----------------------|------------------|-------|-----|-------------|----|
| DC Power Supplies (N                   | Notes 10, 10 and 12) |                  |       |     |             |    |
|                                        | Positive Digital     | VD+              | -0.3  | -   | +6.0        | V  |
|                                        | Positive Analog      | VA+              | -0.3  | -   | +6.0        | V  |
| Input Current, Any Pin Except Supplies | (Notes 13, 14, 15)   | I <sub>IN</sub>  | -     | -   | ±10         | mA |
| Power Dissipation                      | (Note 16)            | PD               | -     | -   | 500         | mW |
| Analog Input Voltage                   | All Analog Pins      | V <sub>INA</sub> | - 0.3 | -   | (VA+) + 0.3 | V  |
| Digital Input Voltage                  | All Digital Pins     | V <sub>IND</sub> | -0.3  | -   | (VD+) + 0.3 | V  |
| Ambient Operating Temperature          |                      | T <sub>A</sub>   | -40   | -   | 85          | °C |
| Storage Temperature                    |                      | T <sub>stg</sub> | -65   | -   | 150         | °C |

- 10. VA+ and AGND must satisfy  $\{(VA+) (AGND)\} \le + 6.0 \text{ V}.$
- 11. VD+ and AGND must satisfy  $\{(VD+) (AGND)\} \le +6.0 \text{ V}.$
- 12. VA+ and VD+ can differ by as much as 200 mV, as long as VA+ > VD+.
- 13. Applies to all pins including continuous over-voltage conditions at the analog input pins.
- 14. Transient current of up to 100 mA will not cause SCR latch-up.
- 15. Maximum DC input current for a power supply pin is ±50 mA.
- 16. Total power dissipation, including all input currents and output currents.





Figure 1. Data Flow

# 3.1 Theory of Operation

A computational flow diagram for the two data paths is shown in Figure 1. The analog waveforms at the voltage/current channel inputs are subject to the gains of the input PGAs.

# 3.1.1 Digital Filters

The modulators convert the analog input voltages on the I and V channels to a digital bitstream; which is then filtered by the digital filter section. The digital filter is composed of low pass sinc<sup>3</sup> and IIR filters. The IIR filters are used to compensate for the magnitude roll-off of the low pass filter section.

Both channels provide a high-pass filter option which can be engaged into the signal path to remove the DC content from the current/voltage signal before the energy calculations are made.

#### 3.1.2 Gain Calibration

After being filtered, the instantaneous voltage and current digital codes are used to calculate real av-

erage power. This power is then adjusted based on the internal calibration setting defined at startup. Calibrating the CS5462 is done by externally connecting the configuration input pins, CAL1 and CAL0, to the program select output pins, P1 - P7, in a particular sequence. These connections will internally compensate for small gain errors.

# 3.1.3 Energy-to-Frequency Conversion

The calibrated energy value is then converted into a pulse output stream with a average frequency proportional to the measured energy. Pulse output pins E1 and E2 can be set to lower frequencies to directly drive a stepper motor or a mechanical counter or interface a microcontroller or infrared LED. The FOUT pulse output pin is set to max frequency of 10 kHz. With full scale inputs on both the current and voltage channels FOUT will output pulses with an average frequency of 10 kHz.



#### 4. FUNCTIONAL DESCRIPTION

# 4.1 Programmable Gain Amplifier (PGA)

The CS5462 is equipped with a PGA on the current channel. While the voltage channel is always set to a 10x differential input voltage range (50 0mV<sub>P-P</sub>), the current channel can be set to one of two different input ranges. The maximum differential voltage range on the current channel can be set to 10x (500 mV<sub>P-P</sub>) and 50x (100 mV<sub>P-P</sub>).

The gain setting of the current channel's PGA and also the high pass filter option are selected by connecting the IGAIN pin to one of seven Program Select output pins. For all applications the IGAIN pin must be tied to one and only one Program Select pins. Figure 2 below shows the different options that can be selected at startup. These seven differ-

|    | I                    | GAIN |          |
|----|----------------------|------|----------|
| P1 | 500mV <sub>P-P</sub> | 10x  | no hpf   |
| P2 | 100mV <sub>P-P</sub> | 50x  | no hpf   |
| Р3 | 500mV <sub>P-P</sub> | 10x  | hpf both |
| P4 | 100mV <sub>P-P</sub> | 50x  | hpf both |
| P5 | 500mV <sub>P-P</sub> | 10x  | hpf Ich  |
| P6 | 100mV <sub>P-P</sub> | 50x  | hpf Ich  |
| P7 | 500mV <sub>P-P</sub> | 10x  | hpf Vch  |

Figure 2. PGA Settings

ent options allow the CS5462's PGA to be set up in either 10x or 50x mode and enable or disable the high pass filters in either of the voltage or the current channels.

During Startup the CS5462 will scan the IGAIN input pin and determine which Program Select output it is connected to and then set the PGA and HPF's accordingly.

## 4.2 Pulse-Rate Output

E1 and E2 pins provide a simple interface from which signed energy can be accumulated. E1 and E2 can be set to either stepper motor mode or mechanical counter mode. The connectivity of the FREQ pin determines the pulse output mode and

also the maximum frequency for  $\overline{E1}$  and  $\overline{E2}$ . Figure 3 below describes the options for  $\overline{E1}$  and  $\overline{E2}$ .

|            | FREQ             |
|------------|------------------|
| P1         | 0.25 Hz / Step   |
| P2         | 0.5 Hz / Step    |
| P3         | 1 Hz / Step      |
| P4         | 2 Hz / Step      |
| P5         | 4 Hz / Step      |
| P6         | 2 Hz / mech cnt  |
| <b>P</b> 7 | 16 Hz / mech cnt |

Figure 3. Pulse Output Settings

For all applications FREQ must be connected to one and only one of the Program Selects outputs (P1 - P7). The frequency setting chosen using the above table is equal to the set pulse rate frequency if and only if a full-scale signal is applied to each channel. As the input signal decreases the pulse rate and pulse width will decrease by a percentage equal to the product of the percentages of fullscale inputs across each channel. For example, if if FREQ is connected to P5, the maximum pulse output rate is 4 Hz. Assuming 500 mV is selected as full scale on each channel, 400 mV is measured on current and voltage channels. 400 mV is 80% of full scale. Since power is the product of current and voltage the pulse outputs will be 80% \* 80% = 64% of full scale. Since 4Hz is the set full scale output rate, pulses should appear on E1 and E2 at a 64% \* 4 Hz = 2.56 Hz rate.

## 4.2.1 Stepper Motor Format.

In stepper motor  $\underline{\text{mode}}$  the  $\underline{\text{CS}}$ 5462 produces alternating pulses on  $\overline{\text{E1}}$  and  $\overline{\text{E2}}$ . This pulse format is designed to directly drive a stepper motor. Each pin produces active-low pulses with frequency dependent pulse widths. The figure below shows the frequency and corresponding pulse width for each option.

| FREQ connected to: | P1      | P2     | Р3     | P4     | P5     |
|--------------------|---------|--------|--------|--------|--------|
| Frequency          | 0.25 Hz | 0.5 Hz | 1 Hz   | 2 Hz   | 4 Hz   |
| Pulse Width        | 250 ms  | 250 ms | 250 ms | 250 ms | 125 ms |





#### 4.2.2 Mechanical Counter Format

In mechanical counter mode, the CS5462 produces pulses on E1 and E2 which can be used to drive a bi-directional mechanical counter. Each pin produces active-low pulses which have pulse widths of 125 ms or 15 ms, depending on the frequency selected. In the figure below, the frequency and corresponding pulse width is shown for each option available. In this mode when energy is positive, the pulses appear on E1; when energy is negative, pulses appear on E2.



# 4.3 Energy Direction Indicator

For either pulse output mode, the  $\overline{\text{NEG}}$  pin can be used to indicate the direction of the energy calculated. The  $\overline{\text{NEG}}$  pin is updated at the sample rate of the converter. If negative energy is detected the  $\overline{\text{NEG}}$  pin will become active low and will remain active low until positive energy is detected.

## 4.4 Internal Calibration Option

For most power meter applications the standard accuracy requirements require the meter be calibrated to within a certain percentage. Calibrating a CS5462 meter can be done a number of ways. One calibration method is to externally adjust the front-end input circuit by using a potentiometer or resistor network. By adjusting the amount of gain in the resistor divider on the front end the energy outputs can be adjusted to fit the accuracy required. Although this method is available, it may be costly to add the additional components and the accuracy required is often difficult to achieve. As an alternative the CS5462 is designed to allow the user to calibrate the part without the need for external potentiometers or resistor networks. The CS5462 provides a digital on-chip calibration solution. This digital alternative can calibrate energy registration error to within 0.1% without any analog adjustments.

|    | CAL1  | CALO  |
|----|-------|-------|
| P1 | +4.2% | +0.6% |
| P2 | +2.8% | +0.4% |
| Р3 | +1.4% | +0.2% |
| P4 | 0%    | 0%    |
| P5 | -1.4% | -0.2% |
| P6 | -2.8% | -0.4% |
| P7 | -4.2% | -0.6% |

Figure 6. Calibration Options

This calibration is accomplished by connecting each Configuration Input pin, CAL1 and CAL0, to one of the Program Select Output pins, P1 - P7. At startup the CS5462 will scan the CAL1 and CAL0 pins to discern what connections are made, and then calibrate the gain accordingly.

CAL1 and CAL0 each have seven options which allows for 49 different steps of 0.2% between +4.8% and -4.8% of expected energy output. Before startup, CAL1 and CAL0 must each be connected to only one of the program select pins.

To Calibrate the CS5462:

- 1. Connect CAL1 and CAL0 to P4. This connection will adjust the energy outputs by 0%.
- 2. Apply known current and voltage signals to the inputs of the CS5462.
- 3. Measure the average pulse output frequency of  $\overline{FOUT}$ ,  $\overline{E1}$ , or  $\overline{E2}$ .
- 4. The average frequency will be within some percentage of the expected frequency. Depending on the output of the uncalibrated chip, the CAL0 and CAL1 pins can be adjusted using the above options (see "User Defined Settings" on page 14 for more on calibration).

#### 4.5 Power-on Reset

The CS5462 is equipped with internal circuitry that will put the chip into reset if power supply is lost. This is particularly useful in black-out or brown-out situations in which the power supply temporarily interrupted. The CS5462 will enter into reset if the power drops below 2.5 V. The chip will remain in reset until the supply rises to 4 V (See Figure 6) at



which time the CS5462 will configure itself and resume normal operation.



Figure 7. Power-on Reset

#### 4.6 Oscillator Characteristics

XIN and XOUT are the input and output of an inverting amplifier which can provide oscillation and can be configured as an on-chip oscillator, as shown in Figure 8. The oscillator circuit is designed to work with a quartz crystal or a ceramic resonator. To reduce circuit cost, two load capacitors C1 and C2 are integrated in the device, one between XIN and DGND, one between XOUT and DGND. Lead lengths should be minimized to reduce stray capacitance. To drive the device from an external clock source, XOUT should be left unconnected while XIN is driven by the external circuitry. There is an amplifier between XIN and the digital section which provides CMOS level signals. This amplifier works with sinusoidal inputs so there are no problems with slow edge times.



Figure 8. Oscillator Connection

## 4.7 User Defined Settings

**EXAMPLE:** Design a hybrid stepper motor meter with an 2 Hz maximum pulse output frequency on the  $\overline{E1}$ ,  $\overline{E2}$  pins with 500 mV<sub>P-P</sub> signal on the inputs of the current and voltage channels and the high pass filter enabled on the current channel only. Using the figure below these settings can be selected with two connections.

|    | CAL1  | CAL0  | FREQ          | IGAIN |       |          |
|----|-------|-------|---------------|-------|-------|----------|
| P1 | +4.2% | +0.6% | 0.25 Hz (stp) | 10x   | 500mV | no hpf   |
| P2 | +2.8% | +0.4% | 0.5 Hz (stp)  | 50x   | 100mV | no hpf   |
| P3 | +1.4  | +0.2% | 1 Hz (stp)    | 10x   | 500mV | hpf both |
| P4 | 0     | 0     | 2 Hz (stp)    | 50x   | 100mV | hpf both |
| P5 | -1.4% | -0.2% | 4 Hz (stp)    | 10x   | 500mV | hpf Ich  |
| P6 | -2.8% | -0.4% | 4 Hz (mc)     | 50x   | 100mV | hpf Ich  |
| P7 | -4.2% | -0.6% | 16 Hz (mc)    | 10x   | 500mV | hpf Vch  |

Figure 9. Calibration, Frequency Select, and PGA Select

By directly connecting FREQ with P4 and IGAIN with P5 the CS5462 is configured to drive a stepper motor with a maximum pulse output rate of 2 Hz, to support an input range of 50  $0mV_{P-P}$ , and to remove all DC content on the current signals by enabling the HPFs on the Ich. The CS5462 is now ready for calibration.

Before applying power to the chip, connect the CALO and CAL1 pins to P4. This will select 0% + 0% = 0% gain adjustment. After making this connection the CS5462 is ready to be calibrated. Once power is applied the CS5462 will begin a startup sequence in which it will scan the FREQ, IGAIN, CALO, and CAL1 pins. After determining which connections are made the FREQ, IGAIN, CALO, and CAL1 pins will become high impedance inputs and the part will begin normal operation and start converting. If on-chip calibration is required place known voltages across the inputs on IIN± and VIN±.

For example, 150 mV<sub>RMS</sub> =  $\sim$ 424.26 mV<sub>P-P</sub> will be used for both the current and voltage inputs. 424.26 mV<sub>P-P</sub> is  $\sim$ 84.853% of the maximum full scale input of both the current and voltage channels. With this input on both channels the expected pulse output frequency is 84.853% \* 84.853% = 72% of full scale. This



means that  $\overline{E1}$  and  $\overline{E2}$  should have an average pulse output frequency of 2 Hz \* 72% = 1.44 Hz and  $\overline{FOUT}$  should have an average pulse output frequency of 10 kHz \* 72% = 7.2 kHz. Assuming that  $\overline{FOUT}$  is used for calibration (although the gain error will be the same for  $\overline{E1}$  and  $\overline{E2}$ ),  $\overline{FOUT}$  should be measured to find the gain error. Suppose the measured pulse output frequency is 6.96 6kHz instead of 7. 2kHz. 6.99 6kHz is 96.76% of 7. 2kHz. This means that the gain error is 96.76% -100% = -3.24%. This error can be calibrated out by connecting CAL1 to P2 and CAL0 to P2 (see Fig-

ure 7 for all connection options). This will adjust the CALO connected to:

|                          |            | P1    | P2    | P3    | P4    | P5    | P6    | P7    |
|--------------------------|------------|-------|-------|-------|-------|-------|-------|-------|
| CAL1<br>connected<br>to: | P1         | +4.8% | +4.6% | +4.4% | +4.2% | +4.0% | +3.8% | +3.6% |
|                          | P2         | +3.4% | +3.2% | +3.0% | +2.8% | +2.6% | +2.4% | +2.2% |
|                          | P3         | +2.0% | +1.8% | +1.6% | +1.4% | +1.2% | +1.0% | +0.8% |
|                          | P4         | +0.6% | +0.4% | +0.2% | +0.0% | -0.2% | -0.4% | -0.6% |
|                          | P5         | -0.8% | -1.0% | -1.2% | -1.4% | -1.6% | -1.8% | -2.0% |
|                          | P6         | -2.2% | -2.4% | -2.6% | -2.8% | -3.0% | -3.2% | -3.4% |
|                          | <b>P</b> 7 | -3.6% | -3.8% | -4.0% | -4.2% | -4.4% | -4.6% | -4.8% |

Figure 7. Power-on Reset

pulse rate frequency by 2.8% + 0.4% = 3.2% (since the smallest calibration step size is 0.2%, 3.2% is the closest value that can offset the error of -3.24). After these connections are made the average pulse output frequency of FOUT, E1, and E2 will have a gain error less than or equal to -0.04% of full scale.



# 4.8 Basic Application Circuit Configurations

Figure 9 shows the CS5462 configured to measure power in a single-phase 2-wire system while operating in a single supply configuration. In this diagram, the shunt resistor used to monitor the line current is connected on the "Line" (hot) side of the power mains. In most residential power metering applications, the power meter's current-sense

shunt resistor is intentionally placed on the hot side of the power mains in order to detect a subscriber's attempt to steal power. In this type of shunt-resistor configuration, the common-mode level of the CS5462 must be referenced to the hot side of the power line. This means that the common-mode potential of the CS5462 will typically oscillate to very high voltage levels, as well as very low voltage levels, with respect to earth ground potential.



Figure 8. Typical Connection Diagram



#### 5. PACKAGE DIMENSIONS

# 24L SSOP PACKAGE DRAWING





|     |       | INCHES |       |      | <b>MILLIMETERS</b> |      | NOTE |
|-----|-------|--------|-------|------|--------------------|------|------|
| DIM | MIN   | NOM    | MAX   | MIN  | NOM                | MAX  |      |
| Α   |       |        | 0.084 |      |                    | 2.13 |      |
| A1  | 0.002 | 0.006  | 0.010 | 0.05 | 0.13               | 0.25 |      |
| A2  | 0.064 | 0.068  | 0.074 | 1.62 | 1.73               | 1.88 |      |
| b   | 0.009 | -      | 0.015 | 0.22 |                    | 0.38 | 2,3  |
| D   | 0.311 | 0.323  | 0.335 | 7.90 | 8.20               | 8.50 | 1    |
| E   | 0.291 | 0.307  | 0.323 | 7.40 | 7.80               | 8.20 |      |
| E1  | 0.197 | 0.209  | 0.220 | 5.00 | 5.30               | 5.60 | 1    |
| е   | 0.022 | 0.026  | 0.030 | 0.55 | 0.65               | 0.75 |      |
| Ĺ   | 0.025 | 0.03   | 0.041 | 0.63 | 0.75               | 1.03 |      |
| ∞   | 0°    | 4°     | 8°    | 0°   | 4°                 | 8°   |      |

#### JEDEC #: MO-150

#### Controlling Dimension is Millimeters.

- Notes: 1. "D" and "E1" are reference datums and do not included mold flash or protrusions, but do include mold mismatch and are measured at the parting line, mold flash or protrusions shall not exceed 0.20 mm per side.
  - 2. Dimension "b" does not include dambar protrusion/intrusion. Allowable dambar protrusion shall be 0.13 mm total in excess of "b" dimension at maximum material condition. Dambar intrusion shall not reduce dimension "b" by more than 0.0 7mm at least material condition.
  - 3. These dimensions apply to the flat section of the lead between 0.10 a nd 0.25mm from lead tips.



## 6. REVISIONS

| Revision | Date            | Changes                                             |  |  |  |
|----------|-----------------|-----------------------------------------------------|--|--|--|
| A1       | March 2003      | Initial Release                                     |  |  |  |
| PP1      | 13 October 2003 | Initial release for Preliminary Product Information |  |  |  |
|          |                 |                                                     |  |  |  |
|          |                 |                                                     |  |  |  |
|          |                 |                                                     |  |  |  |

#### **Contacting Cirrus Logic Support**

For all product questions and inquiries contact a Cirrus Logic Sales Representative.

To find the one nearest to you go to www.cirrus.com

#### IMPORTANT NOTICE

"Preliminary" product information describes products that are in production, but for which full characterization data is not yet available. Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of elevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditins of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any paents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

An export permit needs to be obtained from the competent authorities of the Japanese Government if any of the products or technogies described in this material and controlled under the "Foreign Exchange and Foreign Trade Law" is to be exported or taken out of Japan. An export license and/or quota needs to be obtained from the competent authorities of the Chinese Government if any of the products or technologies described in this material is subject to the PRC Foreign Trade Law and is to be exported or taken out of the PRC.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN AIRCRAFT SYSTEMS, MILITARY APPLICATIONS, PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS (INCLUDING MEDICAL DEVICES, AIRCRAFT SYSTEMS OR COMPONENTS AND PERSONAL OR AUTOMOTIVE SAFETY OR SECURITY DEVICES). INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, and the Cirrus Logic logo designs are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.