

## PRELIMINARY



Integrated  
Circuit  
Systems, Inc.

**ICS840008-01**

FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL  
FREQUENCY SYNTHESIZER

## GENERAL DESCRIPTION

 The ICS840008-01 is an 8 output LVCMOS/LVTTL Synthesizer designed to generate 125MHz for Gigabit Ethernet applications and is a member of the HiPerClocks™ family of high performance clock solutions from ICS. The ICS840008-01 uses ICS' 3rd generation low phase noise VCO technology and can achieve 1ps or lower typical random rms phase jitter, easily meeting Gigabit Ethernet jitter requirements. The ICS840008-01 is packaged in a small 24-pin SSOP package.

## FEATURES

- Eight LVCMOS/LVTTL outputs, 15Ω typical output impedance
- Output frequency range: 125MHz - 160MHz
- Crystal oscillator interface, 25MHz - 32MHz crystal
- VCO range: 500MHz - 640MHz
- RMS phase jitter (1.875MHz - 20MHz): 0.52ps (typical)
- Output skew: 150ps (maximum) (design target)
- Voltages supply modes:  
Core/Output  
3.3V/3.3V  
3.3V/2.5V  
3.3V/1.8V  
2.5V/2.5V  
2.5V/1.8V
- 0°C to 70°C ambient operating temperature
- Industrial temperature information available upon request

## BLOCK DIAGRAM



## PIN ASSIGNMENT

|                  |    |    |                  |
|------------------|----|----|------------------|
| V <sub>DDO</sub> | 1  | 24 | Q0               |
| nc               | 2  | 23 | Q1               |
| XTAL_OUT         | 3  | 22 | GND              |
| XTAL_IN          | 4  | 21 | Q2               |
| V <sub>DDA</sub> | 5  | 20 | Q3               |
| OE               | 6  | 19 | V <sub>DDO</sub> |
| MR               | 7  | 18 | Q4               |
| nPLL_SEL         | 8  | 17 | Q5               |
| V <sub>DD</sub>  | 9  | 16 | GND              |
| nc               | 10 | 15 | Q6               |
| GND              | 11 | 14 | Q7               |
| nc               | 12 | 13 | V <sub>DDO</sub> |

**ICS840008-01**

24-Lead SSOP, 150MIL

3.9mm x 8.65mm x 1.5mm

package body

**R Package**

Top View





Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS840008-01**  
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL  
FREQUENCY SYNTHESIZER

TABLE 1. PIN DESCRIPTIONS

| Number                               | Name                                 | Type   | Description                                                                                                                                                                                                                        |
|--------------------------------------|--------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 13, 19                            | $V_{DDO}$                            | Power  | Output supply pins.                                                                                                                                                                                                                |
| 2, 10, 12                            | nc                                   | Unused | No connect.                                                                                                                                                                                                                        |
| 3,<br>4                              | XTAL_OUT,<br>XTAL_IN                 | Input  | Crystal interface. XTAL_OUT is the output,<br>XTAL_IN is the input.                                                                                                                                                                |
| 5                                    | $V_{DDA}$                            | Power  | Analog supply pin.                                                                                                                                                                                                                 |
| 6                                    | OE                                   | Input  | Pullup<br>Output enable. LVCMOS/LVTTL interface levels                                                                                                                                                                             |
| 7                                    | MR                                   | Input  | Pulldown<br>Active HIGH Master Reset. When logic HIGH, the internal dividers are<br>reset causing the true outputs to go low. When logic LOW, the internal<br>dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. |
| 8                                    | nPLL_SEL                             | Input  | Pulldown<br>Selects between the PLL and XTAL as the input to the dividers.<br>When HIGH, selects XTAL. When LOW, selects PLL.<br>LVCMOS/LVTTL interface levels.                                                                    |
| 9                                    | $V_{DD}$                             | Power  | Core supply pin.                                                                                                                                                                                                                   |
| 11, 16, 22                           | GND                                  | Power  | Power supply ground.                                                                                                                                                                                                               |
| 14, 15, 17,<br>18, 20, 21,<br>23, 24 | Q7, Q6, Q5,<br>Q4, Q3, Q2,<br>Q1, Q0 | Output | Single-ended outputs. $15\Omega$ impedance.<br>LVCMOS/LVTTL interface levels.                                                                                                                                                      |

NOTE: Pulldown and Pullup refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

TABLE 2. PIN CHARACTERISTICS

| Symbol         | Parameter                     | Test Conditions               | Minimum | Typical | Maximum | Units     |
|----------------|-------------------------------|-------------------------------|---------|---------|---------|-----------|
| $C_{IN}$       | Input Capacitance             |                               |         | 4       |         | pF        |
| $C_{PD}$       | Power Dissipation Capacitance | $V_{DDO} = 3.63V$             |         | TBD     |         | pF        |
|                |                               | $V_{DDO} = 2.625V$            |         | TBD     |         | pF        |
|                |                               | $V_{DDO} = 1.89V$             |         | TBD     |         | pF        |
| $R_{PULLUP}$   | Input Pullup Resistor         |                               |         | 51      |         | $K\Omega$ |
| $R_{PULLDOWN}$ | Input Pulldown Resistor       |                               |         | 51      |         | $K\Omega$ |
| $R_{OUT}$      | Output Impedance              | $V_{DDO} = 3.63V$ or $2.625V$ |         | 15      |         | $\Omega$  |
|                |                               | $V_{DDO} = 1.89V$             |         | TBD     |         | $\Omega$  |



# Integrated Circuit Systems, Inc.

## PRELIMINARY

# ICS840008-01

## FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL FREQUENCY SYNTHESIZER

## ABSOLUTE MAXIMUM RATINGS

|                                          |                           |
|------------------------------------------|---------------------------|
| Supply Voltage, $V_{DD}$                 | 4.6V                      |
| Inputs, $V_I$                            | -0.5V to $V_{DD} + 0.5$ V |
| Outputs, $V_O$                           | -0.5V to $V_{DD} + 0.5$ V |
| Package Thermal Impedance, $\theta_{JA}$ | 73.1°C/W (0 mps)          |
| Storage Temperature, $T_{STG}$           | -65°C to 150°C            |

**NOTE:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

**TABLE 3A. POWER SUPPLY DC CHARACTERISTICS,  $V_{DD} = V_{DDA} = 3.3V \pm 10\%$ ,  $V_{DDO} = 3.3V \pm 10\%$  OR  $2.5V \pm 5\%$  OR  $1.8V \pm 5\%$ ,  $T_A = 0^\circ C$  TO  $70^\circ C$**

| Symbol    | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------|-----------------------|-----------------|---------|---------|---------|-------|
| $V_{DD}$  | Core Supply Voltage   |                 | 2.97    | 3.3     | 3.63    | V     |
| $V_{DDA}$ | Analog Supply Voltage |                 | 2.97    | 3.3     | 3.63    | V     |
| $V_{DDO}$ | Output Supply Voltage |                 | 2.97    | 3.3     | 3.63    | V     |
|           |                       |                 | 2.375   | 2.5     | 2.625   | V     |
|           |                       |                 | 1.71    | 1.8     | 1.89    | V     |
| $I_{DD}$  | Power Supply Current  |                 |         | 65      |         | mA    |
| $I_{DDA}$ | Analog Supply Current |                 |         | 5       |         | mA    |
| $I_{DDO}$ | Output Supply Current |                 |         | 4       |         | mA    |

**TABLE 3B. POWER SUPPLY DC CHARACTERISTICS,  $V_{DD} = V_{DPA} = 2.5V \pm 5\%$ ,  $V_{DPO} = 2.5V \pm 5\%$  OR  $1.8V \pm 5\%$ ,  $T_A = 0^\circ\text{C}$  TO  $70^\circ\text{C}$**

| Symbol    | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------|-----------------------|-----------------|---------|---------|---------|-------|
| $V_{DD}$  | Core Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
| $V_{DDA}$ | Analog Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| $V_{DDO}$ | Output Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
|           |                       |                 | 1.71    | 1.8     | 1.89    | V     |
| $I_{DD}$  | Power Supply Current  |                 |         | 60      |         | mA    |
| $I_{DDA}$ | Analog Supply Current |                 |         | 5       |         | mA    |
| $I_{DDO}$ | Output Supply Current |                 |         | 4       |         | mA    |



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS840008-01**  
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL  
FREQUENCY SYNTHESIZER

TABLE 3C. LVCMOS/LVTTL DC CHARACTERISTICS,  $T_A = 0^\circ\text{C}$  TO  $70^\circ\text{C}$

| Symbol   | Parameter                   | Test Conditions                                           | Minimum                          | Typical | Maximum        | Units         |
|----------|-----------------------------|-----------------------------------------------------------|----------------------------------|---------|----------------|---------------|
| $V_{IH}$ | Input High Voltage          | $V_{DD} = 3.3\text{V} \pm 10\%$                           | 2                                |         | $V_{DD} + 0.3$ | V             |
|          |                             | $V_{DD} = 2.5\text{V} \pm 5\%$                            | 1.7                              |         | $V_{DD} + 0.3$ | V             |
| $V_{IL}$ | Input Low Voltage           | $V_{DD} = 3.3\text{V} \pm 10\%$                           | -0.3                             |         | 1.3            | V             |
|          |                             | $V_{DD} = 2.5\text{V} \pm 5\%$                            | -0.3                             |         | 0.7            | V             |
| $I_{IH}$ | Input High Current          | MR,<br>nPLL_SEL                                           | $V_{DD} = 3.3\text{V} \pm 10\%$  |         | 150            | $\mu\text{A}$ |
|          |                             |                                                           | $V_{DD} = 2.5\text{V} \pm 5\%$   |         | 150            | $\mu\text{A}$ |
|          |                             | OE                                                        | $V_{DD} = 3.3\text{V} \pm 10\%$  |         | 5              | $\mu\text{A}$ |
|          |                             |                                                           | $V_{DD} = 2.5\text{V} \pm 5\%$   |         | 5              | $\mu\text{A}$ |
| $I_{IL}$ | Input Low Current           | MR,<br>nPLL_SEL                                           | $V_{DD} = 3.3\text{V} \pm 10\%$  | -5      |                | $\mu\text{A}$ |
|          |                             |                                                           | $V_{DD} = 2.5\text{V} \pm 5\%$   | -5      |                | $\mu\text{A}$ |
|          |                             | OE                                                        | $V_{DD} = 3.3\text{V} \pm 10\%$  | -150    |                | $\mu\text{A}$ |
|          |                             |                                                           | $V_{DD} = 2.5\text{V} \pm 5\%$   | -150    |                | $\mu\text{A}$ |
| $V_{OH}$ | Output High Voltage; NOTE 1 |                                                           | $V_{DDO} = 3.3\text{V} \pm 10\%$ | 2.6     |                | V             |
|          |                             |                                                           | $V_{DDO} = 2.5\text{V} \pm 5\%$  | 1.8     |                | V             |
|          |                             |                                                           | $V_{DDO} = 1.8\text{V} \pm 5\%$  | 1.5     |                | V             |
| $V_{OL}$ | Output Low Voltage: NOTE 1  | $V_{DDO} = 3.3\text{V} \pm 10\%$ or $2.5\text{V} \pm 5\%$ |                                  |         | 0.5            | V             |
|          |                             | $V_{DDO} = 1.8\text{V} \pm 5\%$                           |                                  |         | 0.4            | V             |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{DDO}/2$ . See Parameter Measurement section, "Load Test Circuit" diagrams.

TABLE 4. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum     | Typical | Maximum | Units    |
|------------------------------------|-----------------|-------------|---------|---------|----------|
| Mode of Oscillation                |                 | Fundamental |         |         | MHz      |
| Frequency                          |                 | 25          |         | 32      | MHz      |
| Equivalent Series Resistance (ESR) |                 |             |         | 50      | $\Omega$ |
| Shunt Capacitance                  |                 |             |         | 7       | pF       |

NOTE: Characterized using an 18pF parallel resonant crystal.



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS840008-01**  
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL  
FREQUENCY SYNTHESIZER

**TABLE 5A. AC CHARACTERISTICS,  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 10\%$ ,  $T_A = 0^\circ C$  TO  $70^\circ C$**

| Symbol               | Parameter                            | Test Conditions                        | Minimum | Typical | Maximum | Units |
|----------------------|--------------------------------------|----------------------------------------|---------|---------|---------|-------|
| $f_{OUT}$            | Output Frequency                     |                                        | 125     |         | 160     | MHz   |
| $tsk(o)$             | Output Skew; NOTE 1, 3               |                                        |         | TBD     |         | ps    |
| $t_{jit}(\emptyset)$ | RMS Phase Jitter (Random);<br>NOTE 2 | Integration Range:<br>1.875MHz - 20MHz |         | 0.52    |         | ps    |
| $t_L$                | PLL Lock Time                        |                                        |         | TBD     |         | ms    |
| $t_R / t_F$          | Output Rise/Fall Time                | 20% to 80%                             |         | 550     |         | ps    |
| odc                  | Output Duty Cycle                    |                                        |         | 50      |         | %     |

NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at  $V_{DDO}/2$ .

NOTE 2: Please refer to the Phase Noise Plot which will follow the AC Characteristics Tables.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

**TABLE 5B. AC CHARACTERISTICS,  $V_{DD} = V_{DDA} = 3.3V \pm 10\%$ ,  $V_{DDO} = 2.5V \pm 5\%$ ,  $T_A = 0^\circ C$  TO  $70^\circ C$**

| Symbol               | Parameter                            | Test Conditions                        | Minimum | Typical | Maximum | Units |
|----------------------|--------------------------------------|----------------------------------------|---------|---------|---------|-------|
| $f_{OUT}$            | Output Frequency                     |                                        | 125     |         | 160     | MHz   |
| $tsk(o)$             | Output Skew; NOTE 1, 3               |                                        |         | TBD     |         | ps    |
| $t_{jit}(\emptyset)$ | RMS Phase Jitter (Random);<br>NOTE 2 | Integration Range:<br>1.875MHz - 20MHz |         | 0.53    |         | ps    |
| $t_L$                | PLL Lock Time                        |                                        |         | TBD     |         | ms    |
| $t_R / t_F$          | Output Rise/Fall Time                | 20% to 80%                             |         | 600     |         | ps    |
| odc                  | Output Duty Cycle                    |                                        |         | 50      |         | %     |

NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at  $V_{DDO}/2$ .

NOTE 2: Please refer to the Phase Noise Plot which will follow the AC Characteristics Tables.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

**TABLE 5C. AC CHARACTERISTICS,  $V_{DD} = V_{DDA} = 3.3V \pm 10\%$ ,  $V_{DDO} = 1.8V \pm 5\%$ ,  $T_A = 0^\circ C$  TO  $70^\circ C$**

| Symbol               | Parameter                            | Test Conditions                        | Minimum | Typical | Maximum | Units |
|----------------------|--------------------------------------|----------------------------------------|---------|---------|---------|-------|
| $f_{OUT}$            | Output Frequency                     |                                        | 125     |         | 160     | MHz   |
| $tsk(o)$             | Output Skew; NOTE 1, 3               |                                        |         | TBD     |         | ps    |
| $t_{jit}(\emptyset)$ | RMS Phase Jitter (Random);<br>NOTE 2 | Integration Range:<br>1.875MHz - 20MHz |         | 0.49    |         | ps    |
| $t_L$                | PLL Lock Time                        |                                        |         | TBD     |         | ms    |
| $t_R / t_F$          | Output Rise/Fall Time                | 20% to 80%                             |         | 630     |         | ps    |
| odc                  | Output Duty Cycle                    |                                        |         | 50      |         | %     |

NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at  $V_{DDO}/2$ .

NOTE 2: Please refer to the Phase Noise Plot which will follow the AC Characteristics Tables.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS840008-01**  
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL  
FREQUENCY SYNTHESIZER

**TABLE 5D. AC CHARACTERISTICS,  $V_{DD} = V_{DDA} = V_{DDO} = 2.5V \pm 5\%$ ,  $T_A = 0^\circ C$  TO  $70^\circ C$**

| Symbol               | Parameter                            | Test Conditions                        | Minimum | Typical | Maximum | Units |
|----------------------|--------------------------------------|----------------------------------------|---------|---------|---------|-------|
| $f_{OUT}$            | Output Frequency                     |                                        | 125     |         | 160     | MHz   |
| $tsk(o)$             | Output Skew; NOTE 1, 3               |                                        |         | TBD     |         | ps    |
| $t_{jit}(\emptyset)$ | RMS Phase Jitter (Random);<br>NOTE 2 | Integration Range:<br>1.875MHz - 20MHz |         | 0.53    |         | ps    |
| $t_L$                | PLL Lock Time                        |                                        |         | TBD     |         | ms    |
| $t_R / t_F$          | Output Rise/Fall Time                | 20% to 80%                             |         | 600     |         | ps    |
| odc                  | Output Duty Cycle                    |                                        |         | 50      |         | %     |

NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at  $V_{DDO}/2$ .

NOTE 2: Please refer to the Phase Noise Plot which will follow the AC Characteristics Tables.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

**TABLE 5E. AC CHARACTERISTICS,  $V_{DD} = V_{DDA} = 2.5V \pm 5\%$ ,  $V_{DDO} = 1.8V \pm 5\%$ ,  $T_A = 0^\circ C$  TO  $70^\circ C$**

| Symbol               | Parameter                            | Test Conditions                        | Minimum | Typical | Maximum | Units |
|----------------------|--------------------------------------|----------------------------------------|---------|---------|---------|-------|
| $f_{OUT}$            | Output Frequency                     |                                        | 125     |         | 160     | MHz   |
| $tsk(o)$             | Output Skew; NOTE 1, 3               |                                        |         | TBD     |         | ps    |
| $t_{jit}(\emptyset)$ | RMS Phase Jitter (Random);<br>NOTE 2 | Integration Range:<br>1.875MHz - 20MHz |         | 0.49    |         | ps    |
| $t_L$                | PLL Lock Time                        |                                        |         | TBD     |         | ms    |
| $t_R / t_F$          | Output Rise/Fall Time                | 20% to 80%                             |         | 630     |         | ps    |
| odc                  | Output Duty Cycle                    |                                        |         | 50      |         | %     |

NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at  $V_{DDO}/2$ .

NOTE 2: Please refer to the Phase Noise Plot which will follow the AC Characteristics Tables.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.



Integrated  
Circuit  
Systems, Inc.

# PRELIMINARY

**ICS840008-01**  
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL  
FREQUENCY SYNTHESIZER

## TYPICAL PHASE NOISE AT 125MHz (3.3V)





Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS840008-01**  
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL  
FREQUENCY SYNTHESIZER

### PARAMETER MEASUREMENT INFORMATION



**3.3V Core/3.3V Output Load AC Test Circuit**

**3.3V Core/2.5V Output Load AC Test Circuit**



**3.3V Core/1.8V Output Load AC Test Circuit**

**2.5V Core/2.5V Output Load AC Test Circuit**



**2.5 Core/1.8V Output Load AC Test Circuit**

**RMS PHASE JITTER**



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS840008-01**  
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL  
FREQUENCY SYNTHESIZER



OUTPUT SKEW



OUTPUT RISE/FALL TIME



OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD



# Integrated Circuit Systems, Inc.

## PRELIMINARY

# ICS840008-01

## FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL FREQUENCY SYNTHESIZER

## APPLICATION INFORMATION

## POWER SUPPLY FILTERING TECHNIQUES

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS840008-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$ ,  $V_{DDA}$ , and  $V_{DDO}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. *Figure 1* illustrates how a  $10\Omega$  resistor along with a  $10\mu F$  and a  $.01\mu F$  bypass capacitor should be connected to each  $V_{DDA}$ .



FIGURE 1. POWER SUPPLY FILTERING

## CRYSTAL INPUT INTERFACE

The ICS840008-01 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 2*

below were determined using a 25MHz 18pF parallel resonant crystal and were chosen to minimize the ppm error.



Figure 2. CRYSTAL INPUT INTERFACE



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS840008-01**  
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL  
FREQUENCY SYNTHESIZER

## RELIABILITY INFORMATION

TABLE 7.  $\theta_{JA}$  vs. AIR FLOW TABLE FOR 24 LEAD SSOP

| $\theta_{JA}$ by Velocity (Meters per Second) |               |               |                 |
|-----------------------------------------------|---------------|---------------|-----------------|
| Multi-Layer PCB, JEDEC Standard Test Boards   | 0<br>73.1°C/W | 1<br>65.9°C/W | 2.5<br>60.5°C/W |

### TRANSISTOR COUNT

The transistor count for ICS840008-01 is: 3378



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS840008-01**  
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL  
FREQUENCY SYNTHESIZER

### PACKAGE OUTLINE - R SUFFIX FOR 24 LEAD SSOP



TABLE 8. PACKAGE DIMENSIONS

| SYMBOL | Millimeters |         |
|--------|-------------|---------|
|        | Minimum     | Maximum |
| N      | 24          |         |
| A      | 1.35        | 1.75    |
| A1     | 0.10        | 0.25    |
| A2     |             | 1.50    |
| b      | 0.20        | 0.30    |
| c      | 0.18        | 0.25    |
| D      | 8.55        | 8.75    |
| E      | 5.80        | 6.20    |
| E1     | 3.80        | 4.00    |
| e      | 0.635 BASIC |         |
| L      | 0.40        | 1.27    |
| α      | 0°          | 8°      |
| ZD     | 0.84 REF    |         |

Reference Document: JEDEC Publication 95, MO-137



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS840008-01**  
FEMTOCLOCKS™ CRYSTAL-TO-LVCMOS/LVTTL  
FREQUENCY SYNTHESIZER

TABLE 9. ORDERING INFORMATION

| Part/Order Number | Marking       | Package      | Shipping Packaging | Temperature |
|-------------------|---------------|--------------|--------------------|-------------|
| ICS840008AR-01    | ICS840008AR01 | 24 Lead SSOP | tube               | 0°C to 70°C |
| ICS840008AR-01T   | ICS840008AR01 | 24 Lead SSOP | 2500 tape & reel   | 0°C to 70°C |

The aforementioned trademarks, HiPerClockS™ and FemtoClocks™ are a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.