

**PRELIMINARY**

Integrated  
Circuit  
Systems, Inc.

**ICS843101I-312**

FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

**GENERAL DESCRIPTION**

 The ICS843101I-312 is a low phase-noise frequency margining synthesizer with frequency margining capability and is a member of the HiPerClock™ family of high performance clock solutions from ICS. In the default mode, the device nominally generates a 312.5MHz LVPECL output clock signal from a 25MHz crystal input. There is also a frequency margining mode available where the device can be programmed, using the serial interface, to vary the output frequency up or down from nominal in 2% steps. The ICS843101I-312 is provided in a 16-pin TSSOP.

**FEATURES**

- One 312.5MHz nominal LVPECL output
- Selectable crystal oscillator interface designed for 25MHz, 18pF parallel resonant crystal or LVCMS/LVTTL single-ended input
- Output frequency can be varied in 2% steps  $\pm$  from nominal
- VCO range: 560MHz - 690MHz
- RMS phase jitter @ 312.5MHz, using a 25MHz crystal (1.875MHz - 20MHz): 0.52ps (typical)
- Output supply modes  
Core/Output  
3.3V/3.3V  
3.3V/2.5V  
2.5V/2.5V
- -40°C to 85°C ambient operating temperature
- Available in both standard and lead-free RoHS-compliant packages

**BLOCK DIAGRAM****PIN ASSIGNMENT**

|                  |   |                 |
|------------------|---|-----------------|
| V <sub>EE</sub>  | 1 | MODE            |
| S_LOAD           | 2 | V <sub>CO</sub> |
| S_DATA           | 3 | Q               |
| S_CLOCK          | 4 | nQ              |
| SEL              | 5 | V <sub>EE</sub> |
| OE               | 6 | CLK             |
| V <sub>CCA</sub> | 7 | XTAL_OUT        |
| V <sub>CC</sub>  | 8 | XTAL_IN         |

**ICS843101I-312**

16-Lead TSSOP

4.4mm x 5.0mm x 0.92mm

package body

G Package

Top View

The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice.





Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

# ICS843101I-312

FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

### FUNCTIONAL DESCRIPTION

The ICS843101I-312 features a fully integrated PLL and therefore requires no external components for setting the loop bandwidth. A 25MHz fundamental crystal is used as the input to the on chip oscillator. The output of the oscillator is fed into the pre-divider. In frequency margining mode, the 25MHz crystal frequency is divided by 2 and a 12.5MHz reference frequency is applied to the phase detector. The VCO of the PLL operates over a range of 560MHz to 690MHz. The output of the M divider is also applied to the phase detector.

The default mode for the ICS843101I-312 is 312.5MHz output frequency using a 25MHz crystal. The output frequency can be changed by placing the device into the margining mode using the mode pin and using the serial interface to program the M feedback divider. Frequency margining mode operation occurs when the MODE input is HIGH. The phase detector and the M divider force the VCO output frequency to be M times the reference frequency by adjusting the VCO control voltage. Note that for

some values of M (either too high or too low), the PLL will not achieve lock. The output of the VCO is scaled by an output divider prior to being sent to the LVPECL output buffer. The divider provides a 50% output duty cycle. The relationship between the crystal input frequency, the M divider, the VCO frequency and the output frequency is provided in Table 1. When changing back from frequency margining mode to nominal mode, the device will return to the default nominal configuration that will provide 312.5 MHz output frequency.

Serial operation occurs when S\_LOAD is HIGH. Serial data can be loaded in either the default mode or the frequency margining mode. The 6-bit shift register is loaded by sampling the S\_DATA bits with the rising edge of S\_CLOCK. After shifting in the 6-bit M divider value, S\_LOAD is transitioned from HIGH to LOW which latches the contents of the shift-register into the M divider control register. When S\_LOAD is LOW, any transitions of S\_CLOCK or S\_DATA are ignored.

TABLE 1. FREQUENCY MARGIN FUNCTION TABLE

| XTAL (MHz) | Pre-Divider (P) | Reference Frequency (MHz) | Feedback Divider (M) | M-Data (Binary) | VCO (MHz) | Output Divider (N) | Output Frequency (MHz) | % Change     |
|------------|-----------------|---------------------------|----------------------|-----------------|-----------|--------------------|------------------------|--------------|
| 25         | 2               | 12.5                      | 45                   | 101101          | 562.5     | 2                  | 281.25                 | -10.0        |
| 25         | 2               | 12.5                      | 46                   | 101110          | 575       | 2                  | 287.5                  | -8.0         |
| 25         | 2               | 12.5                      | 47                   | 101111          | 587.5     | 2                  | 293.75                 | -6.0         |
| 25         | 2               | 12.5                      | 48                   | 110000          | 600       | 2                  | 300                    | -4.0         |
| 25         | 2               | 12.5                      | 49                   | 110001          | 612.5     | 2                  | 306.25                 | -2.0         |
| 25         | 2               | 12.5                      | 50                   | 110010          | 625       | 2                  | 312.5                  | Nominal Mode |
| 25         | 2               | 12.5                      | 51                   | 110011          | 637.5     | 2                  | 318.75                 | 2.0          |
| 25         | 2               | 12.5                      | 52                   | 110100          | 650       | 2                  | 325                    | 4.0          |
| 25         | 2               | 12.5                      | 53                   | 110101          | 662.5     | 2                  | 331.25                 | 6.0          |
| 25         | 2               | 12.5                      | 54                   | 110110          | 675       | 2                  | 337.5                  | 8.0          |
| 25         | 2               | 12.5                      | 55                   | 110111          | 687.5     | 2                  | 343.75                 | 10.0         |

### SERIAL LOADING



FIGURE 1. SERIAL LOAD OPERATIONS



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS843101I-312**  
FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

TABLE 2. PIN DESCRIPTIONS

| Νομ βερ | Νομ ε                | Τύπε  | Δεσμοπινού                                                                                       |
|---------|----------------------|-------|--------------------------------------------------------------------------------------------------|
| 1, 12   | $V_{EE}$             | Power | Negative supply pins.                                                                            |
| 2       | S_LOAD               | Input | Pulldown                                                                                         |
| 3       | S_DATA               | Input | Pulldown                                                                                         |
| 4       | S_CLOCK              | Input | Pulldown                                                                                         |
| 5       | SEL                  | Input | Pulldown                                                                                         |
| 6       | OE                   | Input | Pullup                                                                                           |
| 7       | $V_{CCA}$            | Power | Analog supply pin.                                                                               |
| 8       | $V_{CC}$             | Power | Core supply pin.                                                                                 |
| 9, 10   | XTAL_IN,<br>XTAL_OUT | Input | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input.               |
| 11      | CLK                  | Input | Pulldown                                                                                         |
| 13, 14  | nQ, Q                | Ouput | Differential output pair. LVPECL interface levels.                                               |
| 15      | $V_{CCO}$            | Power | Output supply pin.                                                                               |
| 16      | MODE                 | Input | Pulldown                                                                                         |
|         |                      |       | MODE pin. LOW = default mode. HIGH = frequency margining mode.<br>LVCMOS/LVTTL interface levels. |

NOTE: *Pullup* and *Pulldown* refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

TABLE 3. PIN CHARACTERISTICS

| Symbol         | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|----------------|-------------------------|-----------------|---------|---------|---------|-------|
| $C_{IN}$       | Input Capacitance       |                 |         | 4       |         | pF    |
| $R_{PULLDOWN}$ | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |
| $R_{PULLUP}$   | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS843101I-312**

FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

TABLE 4A. OE CONTROL INPUT FUNCTION TABLE

| Input | Outputs |
|-------|---------|
| OE    | Q, nQ   |
| 0     | HiZ     |
| 1     | Enabled |

TABLE 4B. SEL CONTROL INPUT FUNCTION TABLE

| Input |                   |
|-------|-------------------|
| SEL   | Selected Source   |
| 0     | XTAL_IN, XTAL_OUT |
| 1     | CLK               |

TABLE 4C. MODE CONTROL INPUT FUNCTION TABLE

| Input | Condition                |
|-------|--------------------------|
| Mode  | Q, nQ                    |
| 0     | Default Mode             |
| 1     | Frequency Margining Mode |

TABLE 4D. SERIAL MODE FUNCTION TABLE

| Inputs |         |        | Conditions                                                                                         |
|--------|---------|--------|----------------------------------------------------------------------------------------------------|
| S_LOAD | S_CLOCK | S_DATA |                                                                                                    |
| L      | X       | X      | Serial inputs are ignored.                                                                         |
| H      | ↑       | Data   | Serial input mode.<br>Shift register is loaded with data on S_DATA on each rising edge of S_CLOCK. |
| ↓      | L       | X      | Contents of the shift register are latched.                                                        |

NOTE: L = LOW

H = HIGH

X = Don't care

↑ = Rising edge transition

↓ = Falling edge transition



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS843101I-312**  
FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

### ABSOLUTE MAXIMUM RATINGS

|                                          |                          |
|------------------------------------------|--------------------------|
| Supply Voltage, $V_{CC}$                 | 4.6V                     |
| Inputs, $V_I$                            | -0.5V to $V_{CC} + 0.5V$ |
| Outputs, $I_O$                           |                          |
| Continuous Current                       | 50mA                     |
| Surge Current                            | 100mA                    |
| Package Thermal Impedance, $\theta_{JA}$ | 89°C/W (0.1fpm)          |
| Storage Temperature, $T_{STG}$           | -65°C to 150°C           |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

**TABLE 5A. POWER SUPPLY DC CHARACTERISTICS,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ ,  $T_A = -40^\circ C$  TO  $85^\circ C$**

| Symbol    | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------|-----------------------|-----------------|---------|---------|---------|-------|
| $V_{CC}$  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| $V_{CCA}$ | Analog Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| $V_{CCO}$ | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| $I_{EE}$  | Power Supply Current  |                 |         | 92      |         | mA    |
| $I_{CC}$  | Core Supply Current   |                 |         | 78      |         | mA    |
| $I_{CCA}$ | Analog Supply Current |                 |         | 7       |         | mA    |
| $I_{CCO}$ | Output Supply Current |                 |         | 4       |         | mA    |

**TABLE 5B. POWER SUPPLY DC CHARACTERISTICS,  $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ ,  $V_{CCO} = 2.5V \pm 5\%$ ,  $T_A = -40^\circ C$  TO  $85^\circ C$**

| Symbol    | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------|-----------------------|-----------------|---------|---------|---------|-------|
| $V_{CC}$  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| $V_{CCA}$ | Analog Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| $V_{CCO}$ | Output Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| $I_{EE}$  | Power Supply Current  |                 |         | 90      |         | mA    |
| $I_{CC}$  | Core Supply Current   |                 |         | 78      |         | mA    |
| $I_{CCA}$ | Analog Supply Current |                 |         | 7       |         | mA    |
| $I_{CCO}$ | Output Supply Current |                 |         | 4       |         | mA    |

**TABLE 5C. POWER SUPPLY DC CHARACTERISTICS,  $V_{CC} = V_{CCA} = V_{CCO} = 2.5V \pm 5\%$ ,  $T_A = -40^\circ C$  TO  $85^\circ C$**

| Symbol    | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------|-----------------------|-----------------|---------|---------|---------|-------|
| $V_{CC}$  | Core Supply Voltage   |                 | 2.375   | 2.5     | 2.625   | V     |
| $V_{CCA}$ | Analog Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| $V_{CCO}$ | Output Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| $I_{EE}$  | Power Supply Current  |                 |         | 84      |         | mA    |
| $I_{CC}$  | Core Supply Current   |                 |         | 74      |         | mA    |
| $I_{CCA}$ | Analog Supply Current |                 |         | 7       |         | mA    |
| $I_{CCO}$ | Output Supply Current |                 |         | 3       |         | mA    |



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS843101I-312**  
FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

TABLE 5D. LVCMOS / LVTTL DC CHARACTERISTICS,  $T_A = -40^\circ\text{C}$  TO  $85^\circ\text{C}$

| Symbol              | Parameter                          | Test Conditions                               | Minimum                                                     | Typical | Maximum        | Units         |
|---------------------|------------------------------------|-----------------------------------------------|-------------------------------------------------------------|---------|----------------|---------------|
| $V_{IH}$            | Input High Voltage                 | $V_{CC} = 3.3\text{V}$                        | 2                                                           |         | $V_{CC} + 0.3$ | V             |
|                     |                                    | $V_{CC} = 2.5\text{V}$                        | 1.7                                                         |         | $V_{CC} + 0.3$ | V             |
| $V_{IL}$            | Input Low Voltage                  | $V_{CC} = 3.3\text{V}$                        | -0.3                                                        |         | 0.8            | V             |
|                     |                                    | $V_{CC} = 2.5\text{V}$                        | -0.3                                                        |         | 1.7            | V             |
| $I_{IH}$            | Input High Current                 | CLK, SEL,<br>S_DATA, S_LOAD,<br>S_CLOCK, MODE | $V_{CC} = V_{IN} = 3.465$<br>or 2.625V                      |         | 150            | $\mu\text{A}$ |
|                     |                                    | OE                                            | $V_{CC} = V_{IN} = 3.465$<br>or 2.625V                      |         | 5              | $\mu\text{A}$ |
| $I_{IL}$            | Input Low Current                  | CLK, SEL,<br>S_DATA, S_LOAD,<br>S_CLOCK, MODE | $V_{CC} = 3.465\text{V}$ or 2.625V,<br>$V_{IN} = 0\text{V}$ | -5      |                | $\mu\text{A}$ |
|                     |                                    | OE                                            | $V_{CC} = 3.465\text{V}$ or 2.625V,<br>$V_{IN} = 0\text{V}$ | -150    |                | $\mu\text{A}$ |
| $\Delta t/\Delta v$ | Input Transition<br>Rise/Fall Rate | OE, SEL,<br>S_CLOCK, S_DATA,<br>S_LOAD, MODE  |                                                             |         | 20             | ns/v          |

TABLE 5E. LVPECL DC CHARACTERISTICS,  $T_A = -40^\circ\text{C}$  TO  $85^\circ\text{C}$

| Symbol      | Parameter                         | Test Conditions | Minimum         | Typical | Maximum         | Units |
|-------------|-----------------------------------|-----------------|-----------------|---------|-----------------|-------|
| $V_{OH}$    | Output High Voltage; NOTE 1       |                 | $V_{CCO} - 1.4$ |         | $V_{CCO} - 0.9$ | V     |
| $V_{OL}$    | Output Low Voltage; NOTE 1        |                 | $V_{CCO} - 2.0$ |         | $V_{CCO} - 1.7$ | V     |
| $V_{SWING}$ | Peak-to-Peak Output Voltage Swing |                 | 0.6             |         | 1.0             | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{CCO} - 2\text{V}$ .

TABLE 6. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum | Typical | Maximum | Units         |
|------------------------------------|-----------------|---------|---------|---------|---------------|
| Mode of Oscillation                |                 |         |         |         |               |
| Frequency                          |                 |         | 25      |         | MHz           |
| Equivalent Series Resistance (ESR) |                 |         |         | 50      | $\Omega$      |
| Shunt Capacitance                  |                 |         |         | 7       | pF            |
| Drive Level                        |                 |         |         | 100     | $\mu\text{W}$ |

NOTE: Characterized using an 18pF parallel resonant crystal.

TABLE 7. INPUT FREQUENCY CHARACTERISTICS,  $T_A = -40^\circ\text{C}$  TO  $85^\circ\text{C}$

| Symbol   | Parameter       | Test Conditions  | Minimum | Typical | Maximum | Units |
|----------|-----------------|------------------|---------|---------|---------|-------|
| $f_{IN}$ | Input Frequency | CLK              |         | 25      |         | MHz   |
|          |                 | XTAL_IN/XTAL_OUT |         | 25      |         | MHz   |
|          |                 | S_CLOCK          |         |         | 50      | MHz   |



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS843101I-312**

FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

**TABLE 8A. AC CHARACTERISTICS,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ ,  $T_A = -40^\circ C$  TO  $85^\circ C$**

| Symbol                  | Parameter                |                   | Test Conditions                            | Minimum | Typical | Maximum | Units |
|-------------------------|--------------------------|-------------------|--------------------------------------------|---------|---------|---------|-------|
| $f_{OUT}$               | Output Frequency         |                   |                                            |         | 312.5   |         | MHz   |
| $t_{jitter}(\emptyset)$ | RMS Phase Jitter; NOTE 1 |                   | Mode = LOW<br>312.5MHz, (1.875MHz - 20MHz) |         | 0.52    |         | ps    |
| $t_R / t_F$             | Output Rise/Fall Time    |                   | 20% to 80%                                 |         | 425     |         | ps    |
| odc                     | Output Duty Cycle        |                   |                                            |         | 50      |         | %     |
| $t_s$                   | Setup Time               | S_DATA to S_CLOCK |                                            | 10      |         |         | ns    |
|                         |                          | S_CLOCK to S_LOAD |                                            | 10      |         |         | ns    |
| $t_H$                   | Hold Time                | S_DATA to S_CLOCK |                                            | 10      |         |         | ns    |

NOTE 1: Characterized using a 25MHz crystal.

**TABLE 8B. AC CHARACTERISTICS,  $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ ,  $V_{CCO} = 2.5V \pm 5\%$ ,  $T_A = -40^\circ C$  TO  $85^\circ C$**

| Symbol                  | Parameter                |                   | Test Conditions                            | Minimum | Typical | Maximum | Units |
|-------------------------|--------------------------|-------------------|--------------------------------------------|---------|---------|---------|-------|
| $f_{OUT}$               | Output Frequency         |                   |                                            |         | 312.5   |         | MHz   |
| $t_{jitter}(\emptyset)$ | RMS Phase Jitter; NOTE 1 |                   | Mode = LOW<br>312.5MHz, (1.875MHz - 20MHz) |         | 0.46    |         | ps    |
| $t_R / t_F$             | Output Rise/Fall Time    |                   | 20% to 80%                                 |         | 405     |         | ps    |
| odc                     | Output Duty Cycle        |                   |                                            |         | 50      |         | %     |
| $t_s$                   | Setup Time               | S_DATA to S_CLOCK |                                            | 10      |         |         | ns    |
|                         |                          | S_CLOCK to S_LOAD |                                            | 10      |         |         | ns    |
| $t_H$                   | Hold Time                | S_DATA to S_CLOCK |                                            | 10      |         |         | ns    |

NOTE 1: Characterized using a 25MHz crystal.

**TABLE 8C. AC CHARACTERISTICS,  $V_{CC} = V_{CCA} = V_{CCO} = 2.5V \pm 5\%$ ,  $T_A = -40^\circ C$  TO  $85^\circ C$**

| Symbol                  | Parameter                |                   | Test Conditions                            | Minimum | Typical | Maximum | Units |
|-------------------------|--------------------------|-------------------|--------------------------------------------|---------|---------|---------|-------|
| $f_{OUT}$               | Output Frequency         |                   |                                            |         | 312.5   |         | MHz   |
| $t_{jitter}(\emptyset)$ | RMS Phase Jitter; NOTE 1 |                   | Mode = LOW<br>312.5MHz, (1.875MHz - 20MHz) |         | 0.45    |         | ps    |
| $t_R / t_F$             | Output Rise/Fall Time    |                   | 20% to 80%                                 |         | 375     |         | ps    |
| odc                     | Output Duty Cycle        |                   |                                            |         | 50      |         | %     |
| $t_s$                   | Setup Time               | S_DATA to S_CLOCK |                                            | 10      |         |         | ns    |
|                         |                          | S_CLOCK to S_LOAD |                                            | 10      |         |         | ns    |
| $t_H$                   | Hold Time                | S_DATA to S_CLOCK |                                            | 10      |         |         | ns    |

NOTE 1: Characterized using a 25MHz crystal.



Integrated  
Circuit  
Systems, Inc.

# PRELIMINARY

**ICS843101I-312**  
FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

## TYPICAL PHASE NOISE AT 312.5MHz (3.3V)





Integrated  
Circuit  
Systems, Inc.

# PRELIMINARY

**ICS843101I-312**  
FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

## PARAMETER MEASUREMENT INFORMATION





Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS843101I-312**  
FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

## APPLICATION INFORMATION

### POWER SUPPLY FILTERING TECHNIQUES

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS843101I-312 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{CC}$ ,  $V_{CCA}$ , and  $V_{CCO}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. *Figure 2* illustrates how a  $10\Omega$  resistor along with a  $10\mu F$  and a  $.01\mu F$  bypass capacitor should be connected to each  $V_{CCA}$ . The  $10\Omega$  resistor can also be replaced by a ferrite bead.



FIGURE 2. POWER SUPPLY FILTERING

### CRYSTAL INPUT INTERFACE

The ICS843101I-312 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 3* below were determined using a 25MHz, 18pF par-

allel resonant crystal and were chosen to minimize the ppm error.



Figure 3. CRYSTAL INPUT INTERFACE



Integrated  
Circuit  
Systems, Inc.

# PRELIMINARY

**ICS843101I-312**

**FEMTOCLOCKS™ CRYSTAL-TO-LVPECL**  
**312.5MHz FREQUENCY MARGINING SYNTHESIZER**

## RECOMMENDATIONS FOR UNUSED INPUT PINS

### INPUTS:

#### CRYSTAL INPUT:

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1\text{k}\Omega$  resistor can be tied from XTAL\_IN to ground.

#### CLK INPUT:

For applications not requiring the use of the test clock, it can be left floating. Though not required, but for additional protection, a  $1\text{k}\Omega$  resistor can be tied from the CLK input to ground.

#### LVCMS CONTROL PINS:

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1\text{k}\Omega$  resistor can be used.

## TERMINATION FOR 3.3V LVPECL OUTPUT

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These

outputs are designed to drive  $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 4A. LVPECL OUTPUT TERMINATION



FIGURE 4B. LVPECL OUTPUT TERMINATION



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS843101I-312**  
FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

### TERMINATION FOR 2.5V LVPECL OUTPUT

Figure 5A and Figure 5B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{cc} - 2V$ . For  $V_{cc} = 2.5V$ , the  $V_{cc} - 2V$  is

very close to ground level. The  $R3$  in Figure 4B can be eliminated and the termination is shown in Figure 4C.



FIGURE 5A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 5B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 5C. 2.5V LVPECL TERMINATION EXAMPLE



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS843101I-312**

FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

## POWER CONSIDERATIONS

This section provides information on power dissipation and junction temperature for the ICS843101I-312. Equations and example calculations are also provided.

### 1. Power Dissipation.

The total power dissipation for the ICS843101I-312 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

**NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> =  $V_{CC\_MAX} * I_{EE\_MAX} = 3.465V * 92mA = 318.78mW$
- Power (outputs)<sub>MAX</sub> = **30mW/Loaded Output pair**

**Total Power<sub>MAX</sub>** (3.465V, with all outputs switching) =  $318.78mW + 30mW = 348.78mW$

### 2. Junction Temperature.

Junction temperature,  $T_j$ , is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C.

The equation for  $T_j$  is as follows:  $T_j = \theta_{JA} * Pd\_total + T_A$

$T_j$  = Junction Temperature

$\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

$Pd\_total$  = Total Device Power Dissipation (example calculation is in section 1 above)

$T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 81.8°C/W per Table 9 below.

Therefore,  $T_j$  for an ambient temperature of 85°C with all outputs switching is:

$85^\circ C + 0.349W * 81.8^\circ C/W = 113.5^\circ C$ . This is below the limit of 125°C.

This calculation is only an example.  $T_j$  will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

**TABLE 9. THERMAL RESISTANCE  $\theta_{JA}$  FOR 16-PIN TSSOP, FORCED CONVECTION**

| <b><math>\theta_{JA}</math> by Velocity (Linear Feet per Minute)</b>                                                |           |            |            |
|---------------------------------------------------------------------------------------------------------------------|-----------|------------|------------|
|                                                                                                                     | <b>0</b>  | <b>200</b> | <b>500</b> |
| Single-Layer PCB, JEDEC Standard Test Boards                                                                        | 137.1°C/W | 118.2°C/W  | 106.8°C/W  |
| Multi-Layer PCB, JEDEC Standard Test Boards                                                                         | 89.0°C/W  | 81.8°C/W   | 78.1°C/W   |
| <b>NOTE:</b> Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. |           |            |            |



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS843101I-312**

FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in *Figure 6*.



FIGURE 6. LVPECL DRIVER CIRCUIT AND TERMINATION

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{cc0} - 2V$ .

- For logic high,  $V_{out} = V_{oh\_max} = V_{cc0\_max} - 0.9V$

$$(V_{cc0\_max} - V_{oh\_max}) = 0.9V$$

- For logic low,  $V_{out} = V_{ol\_max} = V_{cc0\_max} - 1.7V$

$$(V_{cc0\_max} - V_{ol\_max}) = 1.7V$$

$Pd_H$  is power dissipation when the output drives high.  
 $Pd_L$  is the power dissipation when the output drives low.

$$Pd_H = [(V_{oh\_max} - (V_{cc0\_max} - 2V))/R_L] * (V_{cc0\_max} - V_{oh\_max}) = [(2V - (V_{cc0\_max} - V_{oh\_max}))/R_L] * (V_{cc0\_max} - V_{oh\_max}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$

$$Pd_L = [(V_{ol\_max} - (V_{cc0\_max} - 2V))/R_L] * (V_{cc0\_max} - V_{ol\_max}) = [(2V - (V_{cc0\_max} - V_{ol\_max}))/R_L] * (V_{cc0\_max} - V_{ol\_max}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair =  $Pd_H + Pd_L = 30mW$



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS843101I-312**

FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

## RELIABILITY INFORMATION

TABLE 10.  $\theta_{JA}$  VS. AIR FLOW TABLE FOR 16 LEAD TSSOP

### $\theta_{JA}$ by Velocity (Linear Feet per Minute)

|                                              | 0         | 200       | 500       |
|----------------------------------------------|-----------|-----------|-----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 137.1°C/W | 118.2°C/W | 106.8°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 89.0°C/W  | 81.8°C/W  | 78.1°C/W  |

**NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

### TRANSISTOR COUNT

The transistor count for ICS843101I-312 is: 4093



Integrated  
Circuit  
Systems, Inc.

# PRELIMINARY

**ICS843101I-312**

FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

## PACKAGE OUTLINE - G SUFFIX FOR 16 LEAD TSSOP



TABLE 11. PACKAGE DIMENSIONS

| SYMBOL | Millimeters |         |
|--------|-------------|---------|
|        | Minimum     | Maximum |
| N      | 16          |         |
| A      | --          | 1.20    |
| A1     | 0.05        | 0.15    |
| A2     | 0.80        | 1.05    |
| b      | 0.19        | 0.30    |
| c      | 0.09        | 0.20    |
| D      | 4.90        | 5.10    |
| E      | 6.40 BASIC  |         |
| E1     | 4.30        | 4.50    |
| e      | 0.65 BASIC  |         |
| L      | 0.45        | 0.75    |
| alpha  | 0°          | 8°      |
| aaa    | --          | 0.10    |

Reference Document: JEDEC Publication 95, MO-153



Integrated  
Circuit  
Systems, Inc.

## PRELIMINARY

**ICS843101I-312**  
FEMTOCLOCKS™ CRYSTAL-TO-LVPECL  
312.5MHz FREQUENCY MARGINING SYNTHESIZER

TABLE 12. ORDERING INFORMATION

| Part/Order Number   | Marking | Package                   | Shipping Packaging | Temperature   |
|---------------------|---------|---------------------------|--------------------|---------------|
| ICS843101AGI-312    | TBD     | 16 Lead TSSOP             | tube               | -40°C to 85°C |
| ICS843101AGI-312T   | TBD     | 16 Lead TSSOP             | 2500 tape & reel   | -40°C to 85°C |
| ICS843101AGI-312LF  | TBD     | 16 Lead "Lead-Free" TSSOP | tube               | -40°C to 85°C |
| ICS843101AGI-312LFT | TBD     | 16 Lead "Lead-Free" TSSOP | 2500 tape & reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS complaint.

The aforementioned trademarks, HiPerClockS and FemtoClocks are trademarks of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.