

# 捷多邦,专业PCB打样工厂 ,24小时加急出货

### 5-V Low Drop Voltage Regulator

**TLF 7270** 

### **Features**

- Output voltage 5 V ±2%
- Ultra low current consumption: typ. 20μΑ
- 300 mA current capability
- Reset Feature
- Very low-drop voltage
- · Short-circuit-proof
- Suitable for use in automotive electronics



## **Functional Description**

The TLE 7270 is a monolithic integrated low-drop voltage regulator which can supply loads up to 300 mA. An input voltage up to 42 V is regulated to  $V_{\rm Q,nom}$  = 5.0 V with a precision of  $\pm 2\%$ . Due to its integrated reset circuitry featuring a 2-step adjustable power on timing and output voltage monitoring the IC is well suited for  $\mu$ -controller supplies. The sophisticated design allows to achieve stable operation even with ceramic output capacitors down to 470 nF. The device is designed for



the harsh environment of automotive applications. Therefore it is protected against overload, short circuit and overtemperature conditions. Of course the TLE 7270 can be used also in all other applications, where a stabilized 5 V voltage is required. Due to its ultra low current consumption the TLE 7270 is dedicated for use in applications permanently connected to  $V_{\rm BAT}$ . An integrated output sink current circuitry keeps the voltage at the Output pin Q below 5.5 V even when reverse currents are applied. Thus connected devices are protected from overvoltage damage. For applications requiring extremely low noise levels the Infineon voltage regulator family TLE 42XY and TLE 44XY is more suited than the TLE 7270. A mV-range output noise on the TLE 7270 caused by the charge pump operation is unavoidable due to the ultra low quiescent current concept.

| PDF            | Ordering Code | Package     |
|----------------|---------------|-------------|
| 72/0 D         | Q67006-A9670  | P-TO252-5-1 |
| TLE 7270 G COM | on request    | P-TO263-5-1 |



### Reset

The Reset pin informs e.g. the microcontroller in case the output voltage has fallen below the lower threshold  $V_{\rm RT}$  of typ. 4.65 V. The hysteresis is typically 100mV. Connecting the regulator to a battery voltage at first the reset signal remains LOW. When the output voltage has reached the reset threshold  $V_{\rm RT}$  the reset output RO remains still LOW for the reset delay time  $t_{\rm rd}$  adjustable in 2 steps via the DT Pin. Afterwards the reset output turns HIGH.



Figure 1 Block Diagram





Figure 2 Pin Configuration P-TO252-5-1 (D-PAK), P-TO263-5-1 (top view)

Table 1 Pin Definitions and Functions

| Pin No. | Symbol | Function                                                                                                                                             |  |  |  |  |  |
|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1       | I      | Input; block to ground directly at the IC with a ceramic capacitor.                                                                                  |  |  |  |  |  |
| 2       | RO     | Reset Output. Open Collector Output with integrated pull-up resistor of typically 30kΩ. Optional external pull-up resistor of $\geq$ 10 kΩ to pin Q. |  |  |  |  |  |
| 3       | GND    | Ground; Pin 3 internally connected to heatsink.                                                                                                      |  |  |  |  |  |
| 4       | DT     | Delay Time; connect to Q or GND to choose reset delay time.                                                                                          |  |  |  |  |  |
| 5       | Q      | <b>Output</b> ; block to ground with a ceramic capacitor, $C \ge 470$ nF.                                                                            |  |  |  |  |  |



Table 2 Absolute Maximum Ratings

| Parameter            | Symbol       | Lim  | it Values | Unit | Test Condition          |
|----------------------|--------------|------|-----------|------|-------------------------|
|                      |              | Min. | Max.      |      |                         |
| Input I              | ,            |      |           | '    |                         |
| Voltage              | $V_{l}$      | -0.3 | 45        | V    | _                       |
| Current              | $I_{I}$      | -1   | _         | mA   | _                       |
| Output Q             | <u> </u>     |      | <u>.</u>  |      |                         |
| Voltage              | $V_{Q}$      | -0.3 | 5.5       | V    | _                       |
| Voltage              | $V_{Q}$      | -0.3 | 6.2       | V    | $t < 10 \text{ s}^{1)}$ |
| Current              | $I_{Q}$      | -1   | _         | mA   | _                       |
| Reset Output RO      | <u> </u>     |      | <u>.</u>  |      |                         |
| Voltage              | $V_{RO}$     | -0.3 | 5.5       | V    | _                       |
| Voltage              | $V_{RO}$     | -0.3 | 6.2       | V    | $t < 10 \text{ s}^{1)}$ |
| Current              | $I_{RO}$     | -1   | 1         | mA   | _                       |
| Delay Time DT        |              |      |           |      |                         |
| Voltage              | $V_{DT}$     | -0.3 | 5.5       | V    | _                       |
| Voltage              | $V_{DT}$     | -0.3 | 6.2       | V    | $t < 10 \text{ s}^{1)}$ |
| Current              | $I_{DT}$     | -1   | 1         | mA   | _                       |
| Temperature          | ·            | •    | ·         |      |                         |
| Junction temperature | $T_{j}$      | -40  | 150       | °C   | _                       |
| Storage temperature  | $T_{ m stg}$ | -50  | 150       | °C   | _                       |

<sup>1)</sup> Exposure to these absolute maximum ratings for extended periods (t > 10 s) may affect device reliability.

Note: Stresses above those listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 3 Operating Range

| Parameter            | Symbol      | Limit ' | Values | Unit | Remarks |
|----------------------|-------------|---------|--------|------|---------|
|                      |             | Min.    | Max.   |      |         |
| Input voltage        | $V_{I}$     | 5.5     | 42     | V    | _       |
| Junction temperature | $T_{\rm j}$ | -40     | 150    | °C   | _       |

Note: In the operating range, the functions given in the circuit description are fulfilled.



Table 4 Thermal Resistance

| Parameter        | Symbol      | Lim  | it Values        | Unit | Remarks             |
|------------------|-------------|------|------------------|------|---------------------|
|                  |             | Min. | Max.             |      |                     |
| Junction case    | $R_{thj-c}$ | _    | 10 <sup>1)</sup> | K/W  | _                   |
| Junction ambient | $R_{thj-a}$ | _    | 80 <sup>1)</sup> | K/W  | TO252 <sup>2)</sup> |
| Junction ambient | $R_{thj-a}$ | _    | 55 <sup>1)</sup> | K/W  | TO263 <sup>3)</sup> |

<sup>1)</sup> Target values need to be verified

Table 5 Electrical Characteristics

 $V_{\rm I}$  = 13.5 V; – 40 °C <  $T_{\rm j}$  < 150 °C (unless otherwise specified)

| Parameter                                 | Symbol            | Limit Values |      |      | Unit | <b>Measuring Condition</b>                                          |
|-------------------------------------------|-------------------|--------------|------|------|------|---------------------------------------------------------------------|
|                                           |                   | Min.         | Тур. | Max. |      |                                                                     |
| Output Q                                  | *                 |              |      |      |      | -                                                                   |
| Output voltage                            | $V_{Q}$           | 4.9          | 5.0  | 5.1  | V    | 0.1 mA< $I_{\rm Q}$ <300 mA;<br>6 V < $V_{\rm I}$ < 16 V            |
| Output voltage                            | $V_{Q}$           | 4.9          | 5.0  | 5.1  | V    | 0.1 mA< $I_{\rm Q}$ <100 mA;<br>6 V < $V_{\rm I}$ < 40 V            |
| Output current limitation                 | $I_{Q}$           | 320          | _    | _    | mA   | 1)                                                                  |
| Output current limitation                 | $I_{Q}$           |              |      | 800  | mA   | $V_{\rm Q}$ =0V                                                     |
| Current consumption;<br>$I_q = I_l - I_Q$ | $I_{q}$           | _            | 20   | 30   | μА   | $I_{\rm Q}$ = 0.1 mA;<br>$T_{\rm j}$ = 25 °C                        |
| Current consumption;<br>$I_q = I_l - I_Q$ | $I_{q}$           | _            | _    | 40   | μА   | $I_{\rm Q}$ = 0.1 mA;<br>$T_{\rm j}$ $\leq$ 80 °C                   |
| Drop voltage                              | $V_{dr}$          | _            | 200  | 500  | mV   | $I_{\rm Q}$ = 200 mA<br>$V_{\rm dr}$ = $V_{\rm I} - V_{\rm Q}^{-1}$ |
| Load regulation                           | $\Delta V_{Q,lo}$ | - 40         | 15   | 40   | mV   | $I_{\rm Q}$ = 5 mA to 250 mA                                        |
| Line regulation                           | $\Delta V_{Q,li}$ | - 20         | 5    | 20   | mV   | $V_{\rm I}$ = 10 V to 32 V;<br>$I_{\rm Q}$ = 5 mA                   |

<sup>2)</sup> Worst case, regarding peak temperature; zero airflow; mounted on a PCB FR4,  $80 \times 80 \times 1.5 \text{ mm}^3$ , heat sink area  $300 \text{ mm}^2$ 

<sup>3)</sup> Worst case, regarding peak temperature; zero airflow; mounted on a PCB FR4,  $80 \times 80 \times 1.5$  mm³, heat sink area 300 mm²



| Parameter                        | Symbol              | Limit Values |      |               | Unit | <b>Measuring Condition</b>                          |
|----------------------------------|---------------------|--------------|------|---------------|------|-----------------------------------------------------|
|                                  |                     | Min.         | Тур. | Max.          |      |                                                     |
| Power supply ripple rejection    | PSRR                | _            | 60   | _             | dB   | $f_{\rm r}$ = 100 Hz;<br>$V_{\rm r}$ = 0.5 Vpp      |
| Temperature output voltage drift | $\frac{dV_{Q}}{dT}$ | _            | 0.5  | _             | mV/K | _                                                   |
| Output Capacitor                 | $C_{Q}$             | 470          | _    | -             | nF   | ESR < 3 Ω                                           |
| Reset Output RO                  |                     | •            |      |               | •    |                                                     |
| Reset switching threshold        | $V_{RT}$            | 4.50         | 4.65 | 4.80          | V    | $V_{\rm Q}$ decreasing $V_{\rm i}$ = 6V             |
| Reset output low voltage         | $V_{ROL}$           | _            | 0.2  | 0.4           | V    | $R_{\rm RO}$ = 10 k $\Omega$ ;<br>$V_{\rm Q}$ > 1 V |
| Internal reset pull up resistor  | $R_{R,int}$         | 15           | 30   | 45            | kΩ   |                                                     |
| External reset pull up resistor  | $R_{R,ext}$         | 10           |      | $\infty^{2)}$ | kΩ   | see Fig. 3                                          |
| Reset delay time                 | $t_{\rm rd}$        | 10           | 16   | 22            | ms   | DT connected to GND                                 |
| Reset delay time                 | $t_{\rm rd}$        | 80           | 128  | 176           | ms   | DT connected to Q                                   |
| Reset reaction time              | $t_{\rm rr}$        | _            | _    | 12            | μS   | _                                                   |

<sup>1)</sup> Measured when the output voltage  $V_{\rm Q}$  has dropped 100 mV from the nominal value obtained at  $V_{\rm I}$  = 13.5 V.

<sup>2)</sup> An external reset pull up resistor is not required.



### **Application Information**



Figure 3 Application Diagram

### Input, Output

An input capacitor is necessary for damping line influences. A resistor of approx. 1  $\Omega$  in series with  $C_1$ , can damp the LC of the input inductivity and the input capacitor.

The TLE 7270 requires a ceramic output capacitor of at least 470 nF to assure stability of the regulation loop. In order to damp influences resulting from load current surges it is recommended to add an additional electrolytic capacitor of 4.7  $\mu$ F to 47  $\mu$ F at the output as shown in **Figure 3**.



# **Typical Performance Characteristics**

# Output Voltage $V_{\mathsf{Q}}$ versus Temperature $T_{\mathsf{i}}$



# Drop Voltage $V_{\mathrm{DR}}$ versus Output Current $I_{\mathrm{Q}}$





# Output Voltage $V_{\rm Q}$ versus Input Voltage $V_{\rm I}$





## **Package Outlines**



Figure 4 P-TO252-5-1 (Plastic Transistor Single Outline)





Figure 5 P-TO263-5-1 (Plastic Transistor Single Outline)



Edition 2004-10-14

Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany

© Infineon Technologies AG 2004.

All Rights Reserved.

### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail it is reasonable to assume that the health of the user or other persons may

| TLE 7270 5-V Low Drop Voltage Regulator Revision History: 2004-10-14 Rev. |            |                                     |  |  |  |  |
|---------------------------------------------------------------------------|------------|-------------------------------------|--|--|--|--|
| Previous                                                                  | s Version: | 1.02                                |  |  |  |  |
| Page                                                                      | Subjects   | (major changes since last revision) |  |  |  |  |
|                                                                           | minor tex  | t modifications                     |  |  |  |  |
|                                                                           |            |                                     |  |  |  |  |
|                                                                           |            |                                     |  |  |  |  |
|                                                                           |            |                                     |  |  |  |  |
|                                                                           |            |                                     |  |  |  |  |
|                                                                           |            |                                     |  |  |  |  |
|                                                                           |            |                                     |  |  |  |  |