# 5/

# STS9D8NH3LL

# Dual N-channel 30 V - 0.012 Ω - 9 A - SO-8 low on-resistance STripFET<sup>™</sup> Power MOSFET

### Features

| Туре           |                | $V_{\text{DSS}}$ | R <sub>DS(on)</sub> | Qg  | ID |
|----------------|----------------|------------------|---------------------|-----|----|
| STS9D8NH3LL    | Q <sub>1</sub> | 30V              | < 0.022Ω            | 7nC | 8A |
| OT OBDOINTIBLE | Q <sub>2</sub> | 30V              | < 0.015Ω            | 8nC | 9A |

- Optimal R<sub>DS</sub>(on) x Qg trade-off @ 4.5V
- Conduction losses reduced
- Switching losses reduced

### Application

Switching applications

### Description

This device uses the latest advanced design rules of ST's STrip based technology. The Q1 and Q2 transistors, show respectively, the best gate charge and on-resistance for minimizing the switching and conduction losses. This application specific Power MOSFET has been designed to replace two SO-8 packages in DC-DC converters.



Table 1. Device summary

| Order code  | Order code Marking   |  | Packaging   |
|-------------|----------------------|--|-------------|
| STS9D8NH3LL | STS9D8NH3LL 9D8H3LL- |  | Tape & reel |
|             |                      |  |             |





D2

D2

D1

1/14



Figure 1. Internal schematic diagram

2

3

S2

G2

S1

G1

Q2

Q1 6

# Contents

| 1 | Electrical ratings                      | 3 |
|---|-----------------------------------------|---|
| 2 | Electrical characteristics              | 4 |
|   | 2.1 Electrical characteristics (curves) | 5 |
| 3 | Test circuit                            | 8 |
| 4 | Package mechanical data                 | 9 |
| 5 | Revision history1                       | 1 |

# 1 Electrical ratings

| Symbol                         | Parameter                                               | Туре                             | Value      | Unit   |
|--------------------------------|---------------------------------------------------------|----------------------------------|------------|--------|
| $V_{DS}$                       | Drain-source voltage (v <sub>GS</sub> = 0)              | Q <sub>1</sub><br>Q <sub>2</sub> | 30<br>30   | V<br>V |
| V <sub>GS</sub>                | Gate- source voltage                                    | Q <sub>1</sub><br>Q <sub>2</sub> | ±16<br>±16 | V<br>V |
| I <sub>D</sub>                 | Drain current (continuous) at $T_{C} = 25^{\circ}C$     | Q <sub>1</sub><br>Q <sub>2</sub> | 8<br>9     | A<br>A |
| I <sub>D</sub>                 | Drain current (continuous) at<br>T <sub>C</sub> = 100°C | Q <sub>1</sub><br>Q <sub>2</sub> | 5<br>6.3   | A<br>A |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                  | Q <sub>1</sub><br>Q <sub>2</sub> | 32<br>36   | A<br>A |
| P <sub>TOT</sub>               | Total dissipation at $T_C = 25^{\circ}C$                | Q <sub>1</sub><br>Q <sub>2</sub> | 2<br>2     | W<br>W |
| $E_{AS}^{(2)}$                 | Single pulse avalanche energy                           |                                  | 150        | mJ     |

#### Table 2. Absolute maximum ratings

1. Pulse width limited by safe operating area

2. Starting  $T_J = 25 \text{ °C}$ ,  $I_D = 7.5 \text{ A}$ 

#### Table 3. Thermal data

| Symbol                            | Parameter                               | Value      | Unit |
|-----------------------------------|-----------------------------------------|------------|------|
| R <sub>thj-a</sub> <sup>(1)</sup> | Thermal resistance junction-ambient max | 62.5       | °C/W |
| TJ                                | Thermal operating junction-ambient      | 150        | °C   |
| T <sub>stg</sub>                  | Storage temperature                     | -55 to 150 | °C   |

1. When mounted on 1 inch<sup>2</sup> FR-4 board, 2 oz. Cu., t  $\leq$  10s

# 2 Electrical characteristics

 $(T_{CASE}=25^{\circ}C \text{ unless otherwise specified})$ 

| Table 4.             | Un/off states                                            |                                                                                                                |                                  |          |                |                 |          |
|----------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------|----------|----------------|-----------------|----------|
| Symbol               | Parameter                                                | Test conditions                                                                                                | Туре                             | Min.     | Тур.           | Max.            | Unit     |
| V <sub>(BR)DSS</sub> | Drain-source<br>Breakdown voltage                        | $I_D = 250 \ \mu A, \ V_{GS} = 0$                                                                              | Q <sub>1</sub><br>Q <sub>2</sub> | 30<br>30 |                |                 | V<br>V   |
| I <sub>DSS</sub>     | Zero gate voltage<br>Drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = Max rating                                                                                   | Q <sub>1</sub><br>Q <sub>2</sub> |          |                | 1<br>1          | μΑ<br>μΑ |
| I <sub>DSS</sub>     | Zero gate voltage<br>Drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> =Max rating<br>@125°C                                                                          | Q <sub>1</sub><br>Q <sub>2</sub> |          |                | 10<br>10        | μΑ<br>μΑ |
| I <sub>GSS</sub>     | Gate-body leakage<br>current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 16 V                                                                                       | Q <sub>1</sub><br>Q <sub>2</sub> |          |                | ±100<br>±100    | nA<br>nA |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS},$<br>$I_D = 250 \ \mu A$                                                                      | Q <sub>1</sub><br>Q <sub>2</sub> | 1<br>1   |                |                 | V<br>V   |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                        | $V_{GS} = 10 \text{ V}, \text{ I}_{D} = 4 \text{ A}$<br>$V_{GS} = 10 \text{ V}, \text{ I}_{D} = 4.5 \text{ A}$ | Q <sub>1</sub><br>Q <sub>2</sub> |          | 0.018<br>0.012 | 0.022<br>0.015  | Ω<br>Ω   |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                        | $V_{GS} = 4.5 \text{ V}, I_D = 4 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}, I_D = 4.5 \text{ A}$                   | Q <sub>1</sub><br>Q <sub>2</sub> |          | 0.020<br>0.014 | 0.025<br>0.0175 | Ω<br>Ω   |

#### Table 4. On/off states

#### Table 5. Dynamic

| Symbol           | Parameter                       | Test conditions                                                                            | Туре                             | Min. | Тур.        | Max.     | Unit     |
|------------------|---------------------------------|--------------------------------------------------------------------------------------------|----------------------------------|------|-------------|----------|----------|
| C <sub>iss</sub> | Input capacitance               |                                                                                            | Q <sub>1</sub><br>Q <sub>2</sub> |      | 857<br>1070 |          | pF<br>pF |
| C <sub>oss</sub> | Output capacitance              | V <sub>DS</sub> = 25 V, f = 1 MHz,<br>V <sub>GS</sub> = 0                                  | Q <sub>1</sub><br>Q <sub>2</sub> |      | 147<br>290  |          | pF<br>pF |
| C <sub>rss</sub> | Reverse transfer<br>capacitance |                                                                                            | Q <sub>1</sub><br>Q <sub>2</sub> |      | 20<br>34    |          | pF<br>pF |
| Qg               | Total gate charge               |                                                                                            | Q <sub>1</sub><br>Q <sub>2</sub> |      | 7<br>8      | 10<br>11 | nC<br>nC |
| Q <sub>gs</sub>  | Gate-source charge              | $V_{DD} = 15 \text{ V}, I_D = 8 \text{ A},$<br>$V_{GS} = 4.5 \text{ V}$<br>(see Figure 25) | Q <sub>1</sub><br>Q <sub>2</sub> |      | 2.5<br>2    |          | nC<br>nC |
| Q <sub>gd</sub>  | Gate-drain charge               | (000                                                                                       | Q <sub>1</sub><br>Q <sub>2</sub> |      | 2.3<br>2.8  |          | nC<br>nC |

#### STS9D8NH3LL

57

#### **Electrical characteristics**

| Symbol              | Parameter           | Test conditions                             | Туре           | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|---------------------------------------------|----------------|------|------|------|------|
| t <sub>d(on)</sub>  |                     | V <sub>DD</sub> =15 V, I <sub>D</sub> =4 A, | Q <sub>1</sub> |      | 12   |      | ns   |
|                     | Turn-on delay time  | R <sub>G</sub> =4.7 Ω,                      | Q <sub>2</sub> |      | 8.2  |      | ns   |
| t <sub>r</sub>      | Rise time           | V <sub>GS</sub> = 4.5 V                     | Q <sub>1</sub> |      | 14.5 |      | ns   |
|                     |                     | (see Figure 27)                             | Q <sub>2</sub> |      | 6    |      | ns   |
| t <sub>d(off)</sub> |                     | V <sub>DD</sub> =15 V, I <sub>D</sub> =4 A, | Q <sub>1</sub> |      | 23   |      | ns   |
|                     | Turn-off delay time | R <sub>G</sub> =4.7 Ω,                      | Q <sub>2</sub> |      | 27.8 |      | ns   |
| t <sub>f</sub>      | Fall time           | V <sub>GS</sub> = 4.5V                      | Q <sub>1</sub> |      | 8    |      | ns   |
|                     |                     | (see Figure 27)                             | Q <sub>2</sub> |      | 3.6  |      | ns   |

#### Table 6. Switching times

#### Table 7. Source drain diode

| Symbol                             | Parameter                                        | Test conditions                                                                                                           | Туре                                                                 | Min | Тур.                      | Max        | Unit                 |
|------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|---------------------------|------------|----------------------|
| I <sub>SD</sub>                    | Source-drain current                             | V <sub>DD</sub> =15 V, I <sub>D</sub> =4 A<br>R <sub>G</sub> =4.7 Ω<br>V <sub>GS</sub> =4.5 V                             | Q <sub>1</sub><br>Q <sub>2</sub>                                     |     |                           | 8<br>9     | A<br>A               |
| I <sub>SDM</sub> <sup>(1)</sup>    | Source-drain current<br>(pulsed)                 | V <sub>DD</sub> =15 V, I <sub>D</sub> = 4A<br>R <sub>G</sub> =4.7 Ω<br>V <sub>GS</sub> =4.5 V                             | Q <sub>1</sub><br>Q <sub>2</sub>                                     |     |                           | 32<br>36   | A<br>A               |
| V <sub>SD</sub> <sup>(2)</sup>     | Forward on voltage                               | I <sub>SD</sub> = 8 A, V <sub>GS</sub> = 0                                                                                | Q <sub>1</sub><br>Q <sub>2</sub>                                     |     |                           | 1.5<br>1.5 | V<br>V               |
| t <sub>rr</sub><br>Q <sub>rr</sub> | Reverse recovery time<br>Reverse recovery charge | $I_{SD} = 8 \text{ A},$<br>$V_{DD} = 15 \text{ V}$<br>$di/dt = 100 \text{ A/}\mu\text{s},$<br>$T_i = 150^{\circ}\text{C}$ | Q <sub>1</sub><br>Q <sub>2</sub><br>Q <sub>1</sub><br>Q <sub>2</sub> |     | 15<br>22.8<br>5.7<br>14.9 |            | ns<br>ns<br>nC<br>nC |
| I <sub>RRM</sub>                   | Reverse recovery current                         | (see Figure 26)                                                                                                           | Q <sub>1</sub><br>Q <sub>2</sub>                                     |     | 0.76<br>1.3               |            | A<br>A               |

1. Pulse width limited by safe operating area.

2. Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%

#### **Electrical characteristics (curves)** 2.1

Figure 2. Safe operating area for Q1 Figure 3. Safe operating area for Q2













Figure 7. **Output characteristics for Q2** 





#### Figure 8. Transfer characteristics for Q1



#### Figure 9. Transfer characteristics for Q2

Figure 10. Static drain-source on resistance for Q1



Figure 11. Static drain-source on resistance for Q2











Figure 14. Gate charge vs gate-source voltage Figure 15. Gate charge vs gate-source voltage for Q1 for Q2





Figure 18. Normalized gate threshold voltage vs temperature for Q1



Figure 17. Capacitance variations for Q2



Figure 19. Normalized gate threshold voltage vs temperature for Q2



#### STS9D8NH3LL



Figure 21. Normalized on resistance vs temperature for Q2



Figure 22. Source-drain diode forward characteristics for Q1

Figure 23. Source-drain diode forward characteristics for Q2



# 3 Test circuit

# Figure 24. Switching times test circuit for resistive load





Figure 25. Gate charge test circuit

# Figure 26. Test circuit for inductive load switching and diode recovery times





D.U.T

57

Figure 27. Unclamped Inductive load test

circuit



#### Figure 28. Unclamped inductive waveform





# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: *www.st.com* 



|      | SO-8 MECHANICAL DATA |      |      |        |       |       |
|------|----------------------|------|------|--------|-------|-------|
| DIM. |                      | mm.  |      |        | inch  |       |
| DIN. | MIN.                 | ТҮР  | MAX. | MIN.   | TYP.  | MAX.  |
| А    |                      |      | 1.75 |        |       | 0.068 |
| a1   | 0.1                  |      | 0.25 | 0.003  |       | 0.009 |
| a2   |                      |      | 1.65 |        |       | 0.064 |
| a3   | 0.65                 |      | 0.85 | 0.025  |       | 0.033 |
| b    | 0.35                 |      | 0.48 | 0.013  |       | 0.018 |
| b1   | 0.19                 |      | 0.25 | 0.007  |       | 0.010 |
| С    | 0.25                 |      | 0.5  | 0.010  |       | 0.019 |
| c1   |                      | •    | 45   | (typ.) | •     | •     |
| D    | 4.8                  |      | 5.0  | 0.188  |       | 0.196 |
| E    | 5.8                  |      | 6.2  | 0.228  |       | 0.244 |
| е    |                      | 1.27 |      |        | 0.050 |       |
| e3   |                      | 3.81 |      |        | 0.150 |       |
| F    | 3.8                  |      | 4.0  | 0.14   |       | 0.157 |
| L    | 0.4                  |      | 1.27 | 0.015  |       | 0.050 |
| М    |                      |      | 0.6  |        |       | 0.023 |
| S    |                      | •    | 8 (r | nax.)  | •     | •     |



# 5 Revision history

#### Table 8.Document revision history

| Date        | Revision | Changes                                                           |
|-------------|----------|-------------------------------------------------------------------|
| 05-Jan-2007 | 1        | First release                                                     |
| 06-Mar-2007 | 2        | Some value changed on <i>Table 4</i> (R <sub>DS(on)</sub> for Q2) |
| 10-Dec-2007 | 3        | Added E <sub>AS</sub> value on Table 2: Absolute maximum ratings  |

#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

