SLLS159E - MARCH 1993 - REVISED NOVEMBER 2003 - Meet or Exceed Standards TIA/EIA-422-B and ITU Recommendation V.11 - BiCMOS Process Technology - Low Supply-Current Requirements:9 mA Max - Low Pulse Skew - Receiver Input Impedance . . . 17 kΩ Typ - Receiver Input Sensitivity . . . ±200 mV - Receiver Common-Mode Input Voltage Range of -7 V to 7 V - Operate From Single 5-V Power Supply - Glitch-Free Power-Up/Power-Down Protection - Receiver 3-State Outputs Active-Low Enable for SN65C1167 and SN75C1167 Only - Improved Replacements for the MC34050 and MC34051 ### description/ordering information The SN65C1167, SN75C1167, SN65C1168, and SN75C1168 dual drivers and receivers are integrated circuits designed for balanced transmission lines. The devices meet TIA/EIA-422-B and ITU recommendation V.11. SN65C1167 ... DB OR NS PACKAGE SN75C1167 ... DB, N, OR NS PACKAGE (TOP VIEW) | 1B [ | 1 | U | 16 | ] V <sub>CC</sub> | |-------|---|---|----|-------------------| | 1A [ | 2 | | 15 | ] 1D | | 1R [ | 3 | | 14 | ] 1Y | | RE [ | 4 | | 13 | ] 1Z | | 2R [ | 5 | | 12 | DE | | 2A [ | 6 | | 11 | ] 2Z | | 2B [ | 7 | | 10 | ] 2Y | | GND [ | 8 | | 9 | ] 2D | | | | | | | SN65C1168...N, NS, OR PW PACKAGE SN75C1168...DB, N, NS, OR PW PACKAGE (TOP VIEW) | 1B [ | 1 | U | 16 | ] V <sub>CC</sub> | |-------|---|---|----|-------------------| | 1A [ | 2 | | 15 | ] 1D | | 1R [ | 3 | | 14 | ] 1Y | | 1DE [ | 4 | | 13 | ] 1Z | | 2R [ | 5 | | 12 | ] 2DE | | 2A [ | 6 | | 11 | ] 2Z | | 2B [ | 7 | | 10 | ] 2Y | | GND [ | 8 | | 9 | ] 2D | | | | | | | #### ORDERING INFORMATION | TA | PACKA | get ( | ORDERABLE PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|-------------------|---------------|-----------------------|---------------------|--| | | PDIP (N) | Tube | SN75C1167N | SN75C1167N | | | | SOP (NS) | Tape and reel | SN75C1167NSR | 75C1167 | | | A 10- 1 | SSOP (DB) | Tape and reel | SN75C1167DBR | CA1167 | | | 7000 | PDIP (N) | Tube | SN75C1168N | SN75C1168N | | | 0°C to 70°C | SOP (NS) Tape and | | SN75C1168NSR | 75C1168 | | | | SSOP (DB) | Tape and reel | SN75C1168DBR | CA1168 | | | | T000D (DM) | Tube | SN75C1168PW | 0.4400 | | | | TSSOP (PW) | Tape and reel | SN75C1168PWR | CA1168 | | | | SOP (NS) | Tape and reel | SN65C1167NSR | 65C1167 | | | | SSOP (DB) | Tape and reel | SN65C1167DBR | CB1167 | | | 4000 1- 0500 | PDIP (N) | Tube | SN65C1168N | SN65C1168N | | | -40°C to 85°C | SOP (NS) | Tape and reel | SN65C1168NSR | 65C1168 | | | A COLL | TECOD (DW) | Tube | SN65C1168PW | 004400 | | | THE Y | TSSOP (PW) | Tape and reel | SN65C1168PWR | CB1168 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SLLS159E - MARCH 1993 - REVISED NOVEMBER 2003 ## description/ordering information (continued) The SN65C1167 and SN75C1167 combine dual 3-state differential line drivers and 3-state differential line receivers, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, which can be connected together externally to function as direction control. The SN65C1168 and SN75C1168 drivers have individual active-high enables. #### **Function Tables** #### **EACH DRIVER** | INPUT | ENABLE | OUTF | PUTS | |-------|--------|------|------| | D | DE | Υ | Z | | Н | Н | Н | L | | L | Н | L | Н | | Х | L | Z | Z | #### SN75C1167, EACH RECEIVER | DIFFERENTIAL INPUTS<br>A – B | ENABLE<br>RE | OUTPUT<br>R | |---------------------------------------------------------|--------------|-------------| | V <sub>ID</sub> ≥ 0.2 V | L | Н | | $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | L | ? | | $V_{ID} \le -0.2 V$ | L | L | | X | Н | Z | | Open | L | Н | H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off) ## logic diagram (positive logic) #### SN65C1167/SN75C1167 ### SN65C1168, SN75C1168 ## schematics of inputs # schematics of outputs SLLS159E - MARCH 1993 - REVISED NOVEMBER 2003 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | | –0.5 V to 7 V | |----------------------------------------------------------------------|------------|------------------------------------------------| | Input voltage range, V <sub>I</sub> | | $\cdot0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input voltage range, V <sub>I</sub> (A or B, Receiver) | | –11 V to 14 V | | Differential input voltage range, V <sub>ID</sub> , Receiver (see No | te 2) | –14 V to 14 V | | Output voltage range, V <sub>O</sub> , Driver | | –5 V to 7 V | | Clamp current range, I <sub>IK</sub> or I <sub>OK</sub> , Driver | | ±20 mA | | Output current range, IO, Driver | | ±150 mA | | Supply current, I <sub>CC</sub> | | 200 mA | | GND current | | –200 mA | | Output current range, I <sub>O</sub> , Receiver | | ±25 mA | | Operating virtual junction temperature | | 150°C | | Package thermal impedance, $\theta_{JA}$ (see Notes 3 and 4): | DB package | 82°C/W | | ••• | N package | 67°C/W | | | NS package | 64°C/W | | | PW package | 108°C/W | | Storage temperature range, T <sub>stq</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltage values except differential input voltage are with respect to the network GND. - 2. Differential input voltage is measured at the noninverting terminal with respect to the inverting terminal. - 3. Maximum power dissipation is a function of $T_J(max)$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is $P_D = (T_J(max) T_A)/\theta_{JA}$ . Selecting the maximum of 150°C can affect reliability. - 4. The package thermal impedance is calculated in accordance with JESD 51-7. #### recommended operating conditions | | | | | MIN | NOM | MAX | UNIT | |-----------------|----------------------------------------|------------------------------------------------------|--|-----|-----|-----|------| | Vcc | Supply voltage | | | 4.5 | 5 | 5.5 | V | | VIC | Common-mode input voltage (see Note 5) | Receiver | | | | ±7 | V | | V <sub>ID</sub> | Differential input voltage | Receiver | | | | ±7 | V | | VIH | High-level input voltage | Except A, B | | | | | V | | V <sub>IL</sub> | Low-level input voltage | Except A, B | | | | 8.0 | V | | | | Receiver | | | | -6 | • | | ЮН | High-level output current | Driver | | | | -20 | mA | | | Levels and auditoria account | Receiver | | | | 6 | A | | lOL | Low-level output current | Driver | | | | 20 | mA | | т. | Operating free air temperature | emperature SN75C1167, SN75C1168 SN65C1167, SN65C1168 | | 0 | | 70 | °C | | TA | Operating free-air temperature | | | -40 | | 85 | -0 | NOTE 5: Refer to TIA/EIA-422-B for exact conditions. SLLS159E - MARCH 1993 - REVISED NOVEMBER 2003 #### **DRIVER SECTION** # electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | | TEST CONDIT | IONS | MIN | TYP† | MAX | UNIT | |-------------------|----------------------------------------------------|----------------------------|----------------------------------------------|---------------------------|-----|------|------|------| | VIK | Input clamp voltage | I <sub>I</sub> = -18 mA | | | | | -1.5 | V | | Vон | High-level output voltage | V <sub>IH</sub> = 2 V, | $V_{IL} = 0.8 V,$ | $I_{OH} = -20 \text{ mA}$ | 2.4 | 3.4 | | V | | VOL | Low-level output voltage | V <sub>IH</sub> = 2 V, | V <sub>IL</sub> = 0.8 V, | $I_{OL} = 20 \text{ mA}$ | | 0.2 | 0.4 | V | | Vod1 | Differential output voltage | $I_O = 0 \text{ mA}$ | | | 2 | | 6 | V | | VOD2 | Differential output voltage | | | | 2 | 3.1 | | V | | $\Delta V_{OD} $ | Change in magnitude of differential output voltage | | $R_L = 100 \Omega$ , See Figure 1 and Note 5 | | | | ±0.4 | V | | Voc | Common-mode output voltage | $R_L = 100 \Omega$ | | | | | ±3 | V | | Δ V <sub>OC</sub> | Change in magnitude of common-mode output voltage | | | | | | ±0.4 | V | | | | ., ., | V <sub>O</sub> = 6 V | | | | 100 | μΑ | | lO(OFF) | Output current with power off (see Note 3) | $\Lambda$ CC = 0 $\Lambda$ | $V_0 = -0.25 \text{ V}$ | | | | -100 | μΑ | | | LP-de Company of the contract company | V <sub>O</sub> = 2.5 V | | | | | 20 | | | loz | High-impedance-state output current | V <sub>O</sub> = 5 V | | | | | -20 | μΑ | | lΗ | High-level input current | VI = VCC or | VIH | | | | 1 | μΑ | | I <sub>IL</sub> | Low-level input current | V <sub>I</sub> = GND or | · VIL | | | | -1 | μΑ | | los | Short-circuit output current | AO = ACC or | r GND, | See Note 6 | -30 | | -150 | mA | | | Overally system at (total and analy | No load, | $V_I = V_{CC}$ or $Q$ | GND | | 4 | 6 | 1 | | ICC | Supply current (total package) | Enabled | $V_{\parallel} = 2.4 \text{ or } 0.5$ | V, See Note 7 | | 5 | 9 | mA | | C <sub>i</sub> | Input capacitance | | | | | 6 | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ and $T_A = 25^{\circ}\text{C}$ . - NOTES: 5. Refer to TIA/EIA-422-B for exact conditions. - 6. Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. - 7. This parameter is measured per input, while the other inputs are at V<sub>CC</sub> or GND. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDIT | TEST CONDITIONS | | | MAX | UNIT | |------------------|---------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------|--|-----|-----|------| | tPHL | Propagation delay time, high- to low-level output | $R_1 = R_2 = 50 \Omega$ | $R_3 = 500 \Omega$ | | 7 | 12 | ns | | <sup>t</sup> PLH | Propagation delay time, low- to high-level output | $C_1 = C_2 = C_3 = 40 \text{ pF},$ | S1 is open, | | 7 | 12 | ns | | tsk(p) | Pulse skew | See Figure 2 | | | 0.5 | 4 | ns | | t <sub>r</sub> | Rise time | $R_1 = R_2 = 50 \Omega$ , | $R_3 = 500 \Omega$ , S1 is open, | | 5 | 10 | ns | | t <sub>f</sub> | Fall time | $C_1 = C_2 = C_3 = 40 \text{ pF},$<br>See Figure 3 | ST is open, | | 5 | 10 | ns | | <sup>t</sup> PZH | Output enable time to high level | $R_1 = R_2 = 50 \Omega$ , | $R_3 = 500 \Omega$ , | | 10 | 19 | ns | | <sup>t</sup> PZL | Output enable time to low level | See Figure 4 | $C_1 = C_2 = C_3 = 40 \text{ pF}$ , S1 is closed, See Figure 4 | | 10 | 19 | ns | | <sup>t</sup> PHZ | Output disable time from low level | $R_1 = R_2 = 50 \Omega$ , | $R_3 = 500 \Omega$ , S1 is closed, | | 7 | 16 | ns | | tPLZ | Output disable time from high level | $C_1 = C_2 = C_3 = 40 \text{ pF},$<br>See Figure 4 | or is closed, | | 7 | 16 | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ and $T_A = 25^{\circ}\text{C}$ . SLLS159E - MARCH 1993 - REVISED NOVEMBER 2003 #### RECEIVER SECTION # electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted) | | PARAMETER | | TEST C | ONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |-------------------|---------------------------------------------------------|-----------|-----------------------------------------|-------------------------------------------------|-------|------------------|------|------| | V <sub>IT+</sub> | Positive-going input threshold vo differential input | oltage, | | | | | 0.2 | V | | V <sub>IT</sub> _ | Negative-going input threshold vidifferential input | oltage, | | | -0.2‡ | | | V | | V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) | | | | | 60 | | mV | | VIK | Input clamp voltage, RE | SN75C1167 | I <sub>I</sub> = -18 mA | | | | -1.5 | V | | Vон | High-level output voltage | | $V_{ID} = 200 \text{ mV},$ | $I_{OH} = -6 \text{ mA}$ | 3.8 | 4.2 | | V | | VOL | Low-level output voltage | | $V_{ID} = -200 \text{ mV},$ | $I_{OL} = 6 \text{ mA}$ | | 0.1 | 0.3 | V | | loz | High-impedance-state output current | SN75C1167 | V <sub>O</sub> = V <sub>CC</sub> or GND | | | ±0.5 | ±5 | μА | | Ι. | I See Second command | | Other level of O.V | V <sub>I</sub> = 10 V | | | 1.5 | 4 | | i <sub>l</sub> | Line input current | | Other input at 0 V | V <sub>I</sub> = −10 V | | | -2.5 | mA | | II | Enable input current, RE | SN75C1167 | $V_I = V_{CC}$ or GND | | | | ±1 | μΑ | | rį | Input resistance | | $V_{IC} = -7 V \text{ to } 7 V,$ | Other input at 0 V | 4 | 17 | | kΩ | | | | | | V <sub>I</sub> = V <sub>CC</sub> or GND | | 4 | 6 | | | ICC | Supply current (total package) | | No load, Enabled | V <sub>IH</sub> = 2.4 V or 0.5 V,<br>See Note 5 | | 5 | 9 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ and $T_A = 25^{\circ}\text{C}$ . NOTE 5: Refer to TIA/EIA-422-B for exact conditions. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Note 8) | | PARAMETER | TEST CC | NDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|---------------------------------------------------|-------------------------------------|--------------|-----|------------------|-----|------| | tPLH | Propagation delay time, low- to high-level output | 0 5 | _ | 9 | 17 | 27 | ns | | tPHL | Propagation delay time, high- to low-level output | See Figure ! | 0 | 9 | 17 | 27 | ns | | tTLH | Transition time, low- to high-level output | ., | Coo Firmer F | | 4 | 9 | ns | | tTHL | Transition time, high- to low-level output | V <sub>IC</sub> = 0 V, See Figure 5 | | | 4 | 9 | ns | | <sup>t</sup> PZH | Output enable time to high level | | | | 13 | 22 | ns | | tPZL | Output enable time to low level | D 1 kW | Soo Eiguro 6 | | 13 | 22 | ns | | t <sub>PHZ</sub> | Output disable time from high level | KL = 1 KVV, | See Figure 6 | | 13 | 22 | ns | | tPLZ | Output disable time from low level | | | | 13 | 22 | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ and $T_A = 25^{\circ}\text{C}$ . NOTE 8: Measured per input while the other inputs are at V<sub>CC</sub> or GND <sup>&</sup>lt;sup>‡</sup> The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only. #### PARAMETER MEASUREMENT INFORMATION Figure 1. Driver Test Circuit, V<sub>OD</sub> and V<sub>OC</sub> NOTES: A. C1, C2, and C3 include probe and jig capacitance. B. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, duty cycle = 50%, $t_{\Gamma} = t_{f} \le 6$ ns. Figure 2. Driver Test Circuit and Voltage Waveforms NOTES: A. C1, C2, and C3 include probe and jig capacitance. B. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, duty cycle = 50%, $t_f = t_f \le 6$ ns. Figure 3. Driver Test Circuit and Voltage Waveforms SLLS159E - MARCH 1993 - REVISED NOVEMBER 2003 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C1, C2, and C3 include probe and jig capacitance. B. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz, duty cycle = 50%, $t_f = t_f \le 6$ ns. Figure 4. Driver Test Circuit and Voltage Waveforms NOTES: A. C<sub>L</sub> includes probe and jig capacitance. B. The pulse generator has the following characteristics: PRR $\leq$ 1 MHz, duty cycle = 50%, $t_{\Gamma}$ = $t_f \leq$ 6 ns. Figure 5. Receiver Test Circuit and Voltage Waveforms SLLS159E - MARCH 1993 - REVISED NOVEMBER 2003 **VOLTAGE WAVEFORMS** ## PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. **TEST CIRCUIT** B. The pulse generator has the following characteristics: PRR $\leq$ 1 MHz, duty cycle = 50%, $t_f = t_f \leq$ 6 ns. Figure 6. Receiver Test Circuit and Voltage Waveforms 18-Jul-2006 ## **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp (3) | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|--------------------| | SN65C1167NSLE | OBSOLETE | SO | NS | 16 | | TBD | Call TI | Call TI | | SN65C1167NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN65C1167NSRE4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN65C1168N | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN65C1168NE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN65C1168NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN65C1168NSRG4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN65C1168PW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN65C1168PWE4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN65C1168PWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN65C1168PWRE4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN75C1167DBR | ACTIVE | SSOP | DB | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN75C1167DBRE4 | ACTIVE | SSOP | DB | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN75C1167N | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN75C1167NE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN75C1167NSLE | OBSOLETE | SO | NS | 16 | | TBD | Call TI | Call TI | | SN75C1167NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN75C1167NSRG4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN75C1168DBR | ACTIVE | SSOP | DB | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN75C1168DBRE4 | ACTIVE | SSOP | DB | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN75C1168N | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN75C1168NE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN75C1168NSLE | OBSOLETE | SO | NS | 16 | | TBD | Call TI | Call TI | | SN75C1168NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | | Level-1-260C-UNLIM | | SN75C1168NSRE4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN75C1168NSRG4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | ## PACKAGE OPTION ADDENDUM 18-Jul-2006 | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | SN75C1168PW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN75C1168PWE4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN75C1168PWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN75C1168PWRE4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ## **MECHANICAL DATA** # NS (R-PDSO-G\*\*) ### 14-PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - . All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ## DB (R-PDSO-G\*\*) #### **PLASTIC SMALL-OUTLINE** #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. Falls within JEDEC MO-150 ## PW (R-PDSO-G\*\*) #### 14 PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |--------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | Low Power Wireless | www.ti.com/lpw | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265