查询CY62167EV18LL-55BVXI供应商

PERFORM

# 捷多邦,专业PCB打样工厂,24小时加急出货

# CY62167EV18 MoBL<sup>®</sup>

# 16-Mbit (1M x 16) Static RAM

### Features

- Very high speed: 55 ns
- Wide voltage range: 1.65V 2.25V
- Ultra low standby power
  Typical standby current: 1.5 μA
  Maximum standby current: 12 μA
- Ultra low active power
  Typical active current: 2.2 mA @ f = 1 MHz
- Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  features
- Automatic power down when deselected
- CMOS for optimum speed and power
- Offered in Pb-free 48-ball VFBGA packages

### **Functional Description**

The CY62167EV18 is a high performance CMOS static RAM organized as 1M words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life<sup>™</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has an automatic power down feature that reduces power consumption

### Logic Block Diagram

by 99% when addresses are not toggling. Place the device into standby mode when deselected ( $CE_1$  HIGH or  $CE_2$  LOW or both BHE and BLE are HIGH). The input and output pins ( $IO_0$  through  $IO_{15}$ ) are placed in a high impedance state when: the device is deselected ( $CE_1$ HIGH or  $CE_2$  LOW); outputs are disabled (OE<u>HIGH</u>); both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH); and a write operation is in progress ( $CE_1$ LOW,  $CE_2$  HIGH and WE LOW).

To write to the device, tak<u>e</u> Chip Enables ( $\overline{CE}_1$  LOW and  $CE_2$  HIGH) and Write Enable ( $\overline{WE}$ ) input LOW. If Byte Low Enable (BLE) is LOW, then data from IO pins (IO<sub>0</sub> through IO<sub>7</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>19</sub>). If Byte High Enable (BHE) is LOW, then data from IO pins (IO<sub>8</sub> through IO<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through IO<sub>15</sub>).

To read from the device, take <u>Chip</u> Enables ( $\overline{CE}_1$  LOW and  $CE_2$ HIGH) and Output Enable ( $\overline{OE}$ ) LOW while forcing the Write Enable ( $\overline{WE}$ ) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appears on IO<sub>0</sub> to IO<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory appears on IO<sub>8</sub> to IO<sub>15</sub>. See the Truth Table on page 9 for a complete description of read and write modes.

For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines.



Semiconductor Corporation • 198 Champion Court • San Jose CA 95134-1709 • 408-943-2600





### **Pin Configuration**

Figure 1. 48-Ball VFBGA (6 x 7 x 1mm) / (6 x 8 x 1mm) Top View [1, 2, 3]



### **Product Portfolio**

|               |      |                           |      |               |                           |           | Power Di                  | ssipation |                              |     |  |
|---------------|------|---------------------------|------|---------------|---------------------------|-----------|---------------------------|-----------|------------------------------|-----|--|
| Product       | Vo   | <sub>CC</sub> Range (     | V)   | Speed<br>(ns) |                           | Operating | g I <sub>CC</sub> (mA)    |           | Standby Land (uA)            |     |  |
|               |      |                           |      |               | f = 1                     | MHz       | f = 1                     | max       | Standby I <sub>SB2</sub> (μΑ |     |  |
|               | Min  | <b>Typ</b> <sup>[4]</sup> | Max  |               | <b>Typ</b> <sup>[4]</sup> | Max       | <b>Typ</b> <sup>[4]</sup> | Max       | <b>Typ</b> <sup>[4]</sup>    | Max |  |
| CY62167EV18LL | 1.65 | 1.8                       | 2.25 | 55            | 2.2                       | 4.0       | 25                        | 30        | 1.5                          | 12  |  |

Notes

1. The information related to 6 x 7 x 1 mm VFBGA package is preliminary.

2. NC pins are not connected on the die.

- Ball H6 for the VFBGA package can be used to upgrade to a 32M density.
  Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25°C.



# CY62167EV18 MoBL<sup>®</sup>

## **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. 05001 4 = 0.0 ~ . . .

| Storage Temperature                                                               |
|-----------------------------------------------------------------------------------|
| Ambient Temperature with<br>Power Applied–55°C to + 125°C                         |
| Supply Voltage to Ground<br>Potential0.2V to 2.45V (V <sub>CC</sub> (max) + 0.2V) |
|                                                                                   |

DC Voltage Applied to Outputs in High Z State<sup>[5, 6]</sup>.....–0.2V to 2.45V ( $V_{CC}(max)$  + 0.2V)

## **Electrical Characteristics**

Over the Operating Range

| DC Input Voltage <sup>[5, 6]</sup> –0.2V to 2.45V (V <sub>CC</sub> (max) + 0.2V | ') |
|---------------------------------------------------------------------------------|----|
| Output Current into Outputs (LOW) 20 m/                                         | 4  |
| Static Discharge Voltage>2001<br>(MIL-STD-883, Method 3015)                     | V  |
| Latch up Current>200 m/                                                         | 4  |

### **Operating Range**

| Device        | Range      | Ambient<br>Temperature | <b>V</b> cc <sup>[7]</sup> |  |
|---------------|------------|------------------------|----------------------------|--|
| CY62167EV18LL | Industrial | –40°C to +85°C         | 1.65V to 2.25V             |  |

| Damanatan                       | Description                                      | Tast                                                                                                                                                                                                                                                                                                           | O a malifi a ma                        |     | S   | 11                     |      |
|---------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----|-----|------------------------|------|
| Parameter                       | Description                                      | lest                                                                                                                                                                                                                                                                                                           | Test Conditions                        |     |     | Max                    | Unit |
| V <sub>OH</sub>                 | Output HIGH Voltage                              | I <sub>OH</sub> = -0.1 mA                                                                                                                                                                                                                                                                                      | 1.4                                    |     |     | V                      |      |
| V <sub>OL</sub>                 | Output LOW Voltage                               | I <sub>OL</sub> = 0.1 mA                                                                                                                                                                                                                                                                                       |                                        |     |     | 0.2                    | V    |
| V <sub>IH</sub>                 | Input HIGH Voltage                               | V <sub>CC</sub> = 1.65V to 2.2                                                                                                                                                                                                                                                                                 | 25V                                    | 1.4 |     | V <sub>CC</sub> + 0.2V | V    |
| V <sub>IL</sub>                 | Input LOW Voltage                                | V <sub>CC</sub> = 1.65V to 2.2                                                                                                                                                                                                                                                                                 | -0.2                                   |     | 0.4 | V                      |      |
| I <sub>IX</sub>                 | Input Leakage Current                            | $GND \le V_I \le V_{CC}$                                                                                                                                                                                                                                                                                       |                                        | -1  |     | +1                     | μA   |
| I <sub>OZ</sub>                 | Output Leakage Current                           | $GND \leq V_O \leq V_{CC}$ , Output Disabled                                                                                                                                                                                                                                                                   |                                        | -1  |     | +1                     | μA   |
| I <sub>CC</sub>                 | V <sub>CC</sub> Operating Supply                 | $f = f_{max} = 1/t_{RC}$                                                                                                                                                                                                                                                                                       | $V_{CC} = V_{CC}(max)$                 |     | 25  | 30                     | mA   |
|                                 | Current                                          | f = 1 MHz                                                                                                                                                                                                                                                                                                      | I <sub>OUT</sub> = 0 mA<br>CMOS levels |     | 2.2 | 4.0                    | mA   |
| I <sub>SB1</sub>                | Automatic CE Power Down<br>Current – CMOS Inputs | $\label{eq:cell} \hline \overline{CE}_1 \geq V_{CC} - 0.2V \text{ or } CE_2 \leq 0.2V \\ V_{IN} \geq V_{CC} - 0.2V, \ V_{IN} \leq 0.2V) \\ f = f_{max}(Address and Data Only), \\ f = 0 \ (\overline{OE}, \ \overline{WE}, \ \overline{BHE} \ and \ \overline{BLE}), \\ V_{CC} = V_{CC}(max) \\ \hline \hline$ |                                        |     | 1.5 | 12                     | μA   |
| I <sub>SB2</sub> <sup>[8]</sup> | Automatic CE Power Down<br>Current – CMOS Inputs | $\label{eq:cell} \begin{split} \overline{CE}_1 &\geq V_{CC} - 0.2V\\ V_{IN} &\geq V_{CC} - 0.2V\\ f &= 0, \ V_{CC} &= V_{CC}(r) \end{split}$                                                                                                                                                                   |                                        | 1.5 | 12  | μA                     |      |

### Capacitance

Tested initially and after any design or process changes that may affect these parameters.

| Parameter        | Description        | Test Conditions                   | Мах | Unit |
|------------------|--------------------|-----------------------------------|-----|------|
| C <sub>IN</sub>  | Input Capacitance  | T <sub>A</sub> = 25°C, f = 1 MHz, | 10  | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$            | 10  | pF   |

#### Notes

- V<sub>IL</sub>(min) = -2.0V for pulse durations less than 20 ns.
  V<sub>IL</sub>(max) = V<sub>CC</sub> + 0.75V for pulse durations less than 20 ns.
  V<sub>IH</sub>(max) = V<sub>CC</sub> + 0.75V for pulse durations less than 20 ns.
  Full Device AC operation is based on a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization.
  Only chip enables (CE<sub>1</sub> and CE<sub>2</sub>), and byte enables (BHE and BLE) must be tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.





### **Thermal Resistance**

Tested initially and after any design or process changes that may affect these parameters.

| Parameter       | Description                              | Description Test Conditions                                               |       | VFBGA<br>(6 x 8 x 1mm) | Unit |
|-----------------|------------------------------------------|---------------------------------------------------------------------------|-------|------------------------|------|
| $\Theta_{JA}$   |                                          | Still air, soldered on a 3 × 4.5 inch,<br>two-layer printed circuit board | 27.74 | 55                     | °C/W |
| Θ <sub>JC</sub> | Thermal Resistance<br>(Junction to Case) |                                                                           | 9.84  | 16                     | °C/W |

### **AC Test Loads and Waveforms**



Equivalent to: THÉVENIN EQUIVALENT

| R <sub>TH</sub><br>OUTPUT •• V |       |      |  |  |  |  |  |
|--------------------------------|-------|------|--|--|--|--|--|
| Parameters                     | 1.8V  | Unit |  |  |  |  |  |
| R1                             | 13500 | Ω    |  |  |  |  |  |
| R2                             | 10800 | Ω    |  |  |  |  |  |
| R <sub>TH</sub>                | 6000  | Ω    |  |  |  |  |  |
| V <sub>TH</sub>                | 0.80  | V    |  |  |  |  |  |

### **Data Retention Characteristics**

Over the Operating Range

| Parameter                        | Description                             | Conditions                                                                                                                   | Min             | <b>Typ</b> <sup>[4]</sup> | Max | Unit |
|----------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------|-----|------|
| V <sub>DR</sub>                  | V <sub>CC</sub> for Data Retention      |                                                                                                                              | 1.0             |                           |     | V    |
| I <sub>CCDR</sub> <sup>[8]</sup> |                                         | $V_{CC} = 1.0V, \overline{CE}_1 \ge V_{CC} - 0.2V, CE_2 \le 0.2V,$<br>$V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V$ |                 |                           | 10  | μA   |
| t <sub>CDR</sub> <sup>[9]</sup>  | Chip Deselect to Data<br>Retention Time |                                                                                                                              | 0               |                           |     | ns   |
| t <sub>R</sub> <sup>[10]</sup>   | Operation Recovery Time                 |                                                                                                                              | t <sub>RC</sub> |                           |     | ns   |

### **Data Retention Waveform**



#### Notes

9. Tested initially and after any design or process changes that may affect these parameters.
 10. <u>Full device</u> operation requires <u>line</u>ar V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC</sub>(min) ≥ 100 µs or stable at V<sub>CC</sub>(min) ≥ 100 µs.
 11. <u>BHE</u>.BLE is the AND of both BHE and BLE. Deselect the chip by either disabling the chip enable signals or by disabling both <u>BHE</u> and <u>BLE</u>.



# CY62167EV18 MoBL<sup>®</sup>

### **Switching Characteristics**

Over the Operating Range<sup>[12, 13]</sup>

| Devenueter                 | Description                                                                | 55  | 55 ns |      |  |
|----------------------------|----------------------------------------------------------------------------|-----|-------|------|--|
| Parameter                  | Description                                                                | Min | Max   | Unit |  |
| Read Cycle                 | ·                                                                          | ŀ   |       |      |  |
| t <sub>RC</sub>            | Read Cycle Time                                                            | 55  |       | ns   |  |
| t <sub>AA</sub>            | Address to Data Valid                                                      |     | 55    | ns   |  |
| t <sub>OHA</sub>           | Data Hold from Address Change                                              | 10  |       | ns   |  |
| t <sub>ACE</sub>           | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Data Valid                 |     | 55    | ns   |  |
| t <sub>DOE</sub>           | OE LOW to Data Valid                                                       |     | 25    | ns   |  |
| t <sub>LZOE</sub>          | OE LOW to Low-Z <sup>[14]</sup>                                            | 5   |       | ns   |  |
| t <sub>HZOE</sub>          | OE HIGH to High-Z <sup>[14, 15]</sup>                                      |     | 18    | ns   |  |
| t <sub>LZCE</sub>          | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low-Z <sup>[14]</sup>      | 10  |       | ns   |  |
| t <sub>HZCE</sub>          | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High-Z <sup>[14, 15]</sup> |     | 18    | ns   |  |
| t <sub>PU</sub>            | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Power Up                   | 0   |       | ns   |  |
| t <sub>PD</sub>            | $\overline{CE}_1$ HIGH and $CE_2$ LOW to Power Down                        |     | 55    | ns   |  |
| t <sub>DBE</sub>           | BLE/BHE LOW to Data Valid                                                  |     | 55    | ns   |  |
| t <sub>LZBE</sub>          | BLE/BHE LOW to Low-Z <sup>[14]</sup>                                       | 10  |       | ns   |  |
| t <sub>HZBE</sub>          | BLE/BHE HIGH to High-Z <sup>[14, 15]</sup>                                 |     | 18    | ns   |  |
| Write Cycle <sup>[16</sup> | 5]                                                                         | ·   |       |      |  |
| t <sub>WC</sub>            | Write Cycle Time                                                           | 55  |       | ns   |  |
| t <sub>SCE</sub>           | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Write End                  | 40  |       | ns   |  |
| t <sub>AW</sub>            | Address Setup to Write End                                                 | 40  |       | ns   |  |
| t <sub>HA</sub>            | Address Hold from Write End                                                | 0   |       | ns   |  |
| t <sub>SA</sub>            | Address Setup to Write Start                                               | 0   |       | ns   |  |
| t <sub>PWE</sub>           | WE Pulse Width                                                             | 40  |       | ns   |  |
| t <sub>BW</sub>            | BLE/BHE LOW to Write End                                                   | 40  |       | ns   |  |
| t <sub>SD</sub>            | Data Setup to Write End                                                    | 25  |       | ns   |  |
| t <sub>HD</sub>            | Data Hold from Write End                                                   | 0   |       | ns   |  |
| t <sub>HZWE</sub>          | WE LOW to High-Z <sup>[14, 15]</sup>                                       |     | 20    | ns   |  |
| t <sub>LZWE</sub>          | WE HIGH to Low-Z <sup>[14]</sup>                                           | 10  |       | ns   |  |

#### Notes

 12. Test conditions for all parameters other than tri-state parameters are based on signal transition time of 1V/ns, timing reference levels of V<sub>CC(typ</sub>/2, input pulse levels of 0 to V<sub>CC(typ</sub>), and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in AC Test Loads and Waveforms on page 4.
 13. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. See application note AN13842 for further clarification.
 14. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.

15. t<sub>HZCE</sub>, t<sub>HZ</sub>



## **Switching Waveforms**

Figure 2 shows address transition controlled read cycle waveforms.<sup>[17, 18]</sup>





Figure 3 shows OE controlled read cycle waveforms.<sup>[18, 19]</sup>





Notes

17. The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  or both =  $V_{IL}$ , and  $CE_2 = V_{IH}$ .

18. WE is HIGH for read cycle.

19. Address valid before or similar to  $\overline{CE}_1$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW and  $CE_2$  transition HIGH.





### Switching Waveforms (continued)

Figure 4 shows WE controlled write cycle waveforms.<sup>[16, 20, 21]</sup>





Notes

Notes 20. Data IO is high impedance if  $\overline{OE} = V_{IH}$ . 21. If  $\overline{CE}_1$  goes HIGH and  $CE_2$  goes LOW simultaneously with  $\overline{WE} = V_{IH}$ , the output remains in a high impedance state. 22. During this period the IOs are in output state. Do not apply input signals.



### Switching Waveforms (continued)

Figure 5 shows  $\overline{CE}_1$  or  $CE_2$  controlled write cycle waveforms.<sup>[16, 20, 21]</sup>



Figure 5. Write Cycle No. 2

Figure 6 shows WE controlled, OE LOW write cycle waveforms.<sup>[21]</sup>

### Figure 6. Write Cycle No. 3





# Switching Waveforms (continued)

Figure 7 shows BHE/BLE controlled, OE LOW write cycle waveforms.<sup>[21]</sup>





# Truth Table

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs                                                                               | Mode                  | Power                      |
|-----------------|-----------------|----|----|-----|-----|----------------------------------------------------------------------------------------------|-----------------------|----------------------------|
| Н               | Х               | Х  | Х  | Х   | Х   | High Z                                                                                       | Deselect / Power Down | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Х  | Х   | Х   | High Z                                                                                       | Deselect / Power Down | Standby (I <sub>SB</sub> ) |
| Х               | Х               | Х  | Х  | Н   | Н   | High Z                                                                                       | Deselect / Power Down | Standby (I <sub>SB</sub> ) |
| L               | Н               | Н  | L  | L   | L   | Data Out (IO <sub>0</sub> –IO <sub>15</sub> )                                                | Read                  | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | Н   | L   | Data Out (IO <sub>0</sub> –IO <sub>7</sub> );<br>High Z (IO <sub>8</sub> –IO <sub>15</sub> ) | Read                  | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | L   | Н   | High Z (IO <sub>0</sub> –IO <sub>7</sub> );<br>Data Out (IO <sub>8</sub> –IO <sub>15</sub> ) | Read                  | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | Н   | High Z                                                                                       | Output Disabled       | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | Н   | L   | High Z                                                                                       | Output Disabled       | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | L   | L   | High Z                                                                                       | Output Disabled       | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | L   | Data In (IO <sub>0</sub> –IO <sub>15</sub> )                                                 | Write                 | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | Н   | L   | Data In (IO <sub>0</sub> –IO <sub>7</sub> );<br>High Z (IO <sub>8</sub> –IO <sub>15</sub> )  | Write                 | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | Н   | High Z (IO <sub>0</sub> –IO <sub>7</sub> );<br>Data In (IO <sub>8</sub> –IO <sub>15</sub> )  | Write                 | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Diagram | Package Type                           | Operating<br>Range |
|---------------|----------------------|--------------------|----------------------------------------|--------------------|
| 55            | CY62167EV18LL-55BAXI | 001-13297          | 48-ball VFBGA (6 × 7 × 1 mm) (Pb-free) | Industrial         |
|               | CY62167EV18LL-55BVXI | 51-85150           | 48-ball VFBGA (6 × 8 × 1 mm) (Pb-free) |                    |





### Package Diagram

### Figure 8. 48-Ball VFBGA (6 x 7 x 1 mm), 001-13297



NOTES: 1. ALL DIMENSION ARE IN MM [MAX/MIN] 2. JEDEC REFERENCE : MO-216 3. PACKAGE WEIGHT : 0.03g

001-13297-\*A



# Package Diagram

Figure 9. 48-Ball VFBGA (6 x 8 x 1 mm), 51-85150







51-85150-\*D





### **Document History Page**

| Document Title: CY62167EV18 MoBL <sup>®</sup> 16-Mbit (1M x 16) Static RAM<br>Document Number: 38-05447 |         |            |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------------------------------------------------------------------------------------------|---------|------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV.                                                                                                    | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| **                                                                                                      | 202600  | 01/23/04   | AJU                | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *A                                                                                                      | 463674  | See ECN    | NXR                | Converted from Advance Information to Preliminary<br>Changed $V_{CC(max)}$ from 2.20V to 2.25V<br>Removed 'L' bin and 35 ns speed bin from product offering<br>Changed ball E3 from DNU to NC<br>Removed redundant foot note on DNU<br>Changed the I <sub>SB2(typ)</sub> value from 1.3 $\mu$ A to 1.5 $\mu$ A<br>Changed the I <sub>CC(max)</sub> value from 40 mA to 25 mA<br>Changed the AC Test Load Capacitance value from 50 pF to 30 pF<br>Corrected typo in Data Retention Characteristics (tR) from 100 $\mu$ s to tRc ns<br>Changed the I <sub>CCDR</sub> Value from 8 $\mu$ A to 5 $\mu$ A<br>Changed to <sub>HA</sub> , t <sub>LZCE</sub> , t <sub>LZBE</sub> , and t <sub>LZWE</sub> from 6 ns to 10 ns<br>Changed t <sub>LZOE</sub> from 3 ns to 5 ns<br>Changed t <sub>LZOE</sub> , t <sub>HZCE</sub> , t <sub>HZBE</sub> , and t <sub>HZWE</sub> from 15 ns to 18 ns<br>Changed t <sub>PE</sub> from 30 ns to 35 ns<br>Changed t <sub>PE</sub> from 20 ns to 25 ns<br>Updated 48 ball FBGA Package Information<br>Updated the Ordering Information table |
| *В                                                                                                      | 469182  | See ECN    | NSI                | Minor Change: Moved to external web                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *C                                                                                                      | 619122  | See ECN    | NXR                | Replaced 45 ns speed bin with 55 ns speed bin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *D                                                                                                      | 1130323 | See ECN    | VKN                | Converted from preliminary to final<br>Added footnote# 8 related $I_{SB2}$ and $I_{CCDR}$<br>Changed $I_{SB1}$ and $I_{SB2}$ spec from 10 $\mu$ A to 12 $\mu$ A<br>Changed $I_{CCDR}$ spec from 8 $\mu$ A to 10 $\mu$ A<br>Added footnote# 13 related AC timing parameters<br>Changed $t_{WC}$ spec from 45 ns to 55 ns<br>Changed $t_{SCE}$ , $t_{AW}$ , $t_{PWE}$ , $t_{BW}$ spec from 35 ns to 40 ns<br>Changed $t_{HZWE}$ spec from 18 ns to 20 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *E                                                                                                      | 1388287 | See ECN    | VKN                | Added 48-Ball VFBGA (6 x 7 x 1mm) package<br>Added footnote# 1 related to FBGA package<br>Updated Ordering Information table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

© Cypress Semiconductor Corporation, 2004-2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life support, life support, life support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application inplies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-05447 Rev. \*E

MoBL is a registered trademark and More Battery Life is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders.