

*Data Sheet December 6, 2007*

*ISL97653A*

## *5-Channel Integrated LCD Supply*

The ISL97653A represents a fully integrated supply IC for LCD-TV applications. With an input operating range of 4V to 14V, both commonly used LCD-TV input supplies, 5V and 12V, are supported. An A<sub>VDD</sub> supply up to 20V is generated by a high-performance PWM BOOST converter with an integrated 4.4A FET. V<sub>ON</sub> is generated using an integrated charge pump with on-chip diodes and can be modulated using an on-chip V<sub>ON</sub> slice control circuit. V<sub>OFF</sub> is generated using an integrated charge pump controller. Additionally, the chip allows for two logic supplies. A buck regulator with an included 2.5A high side switch is used for the main logic output and an internal LDO controller can be used to generate a second logic LDO output.

To facilitate production test, an integrated HVS circuit is included which can provide high voltage stress of the LCD panel.

An on-board temperature sensor is also provided for system thermal management control.

The ISL97653A is packaged in a 40 Ld 6mmx6mm QFN package and is specified for operation over the -40°C to +105°C temperature range.

### *Ordering Information*



\*Please refer to TB347 for details on reel specifications.

NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.<br>
The State of IPC JEDEC J STD-020.

*1*

#### *Features*

- 5V to 14V Input Supply
- Integrated 4.4A Boost Converter
- Integrated  $V_{ON}$  Charge Pump and  $V_{ON}$  Slice Circuit
- Integrated V<sub>OFF</sub> Charge Pump Output
- Integrated 2.5A Buck Converter
- LDO Controller for an Additional Logic Supply
- High Voltage Stress (HVS) Test Mode
- Thermal Shutdown
- 40 Ld QFN (6mmx6mm) Package
- Pb-Free (RoHS Compliant)

### *Applications*

- LCD-TVs
- Industrial/Medical LCD Displays

#### *Pinout*







## Absolute Maximum Ratings  $(T_A = +25^{\circ}C)$  Thermal Information



## **Recommended Operating Conditions**





*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

#### **Electrical Specifications**  $V_{IN} = 12V$ ,  $V_{BOOST} = V_{SUPN} = V_{SUPP} = 15V$ ,  $V_{ON} = 25V$ ,  $V_{OFF} = -8V$ , over temperature from -40°C to +105°C, unless otherwise stated.



## *ISL97653A*



## *ISL97653A*



# **Electrical Specifications** VIN = 12V, VBOOST = VSUPN = VSUPP = 15V, VON = 25V, VOFF = -8V, over temperature from -40°C to +105°C.

## *Typical Application Diagrams*









**FIGURE 5. BUCK LOAD REGULATION FIGURE 6. BUCK LINE REGULATION**



FIGURE 11. BUCK TRANSIENT RESPONSE **FIGURE 12. VON SLICE OPERATION** 

## *Typical Performance Curves* **(Continued)**



FIGURE 13. BOOST CURRENT LIMIT **FIGURE 14. BUCK CURRENT LIMIT** 

## *Pin Descriptions*





## *Pin Descriptions* (Continued)



#### *Application Information*

#### *AVDD Boost Converter*

The  $A_{VDD}$  boost converter features a fully integrated 4.4A boost FET. The regulator uses a current mode PI control scheme which provides good line regulation and good transient response. It can operate in both discontinuous conduction mode (DCM) at light loads and continuous mode (CCM). In continuous current mode, current flows continuously in the inductor during the entire switching cycle in steady state operation. The voltage conversion ratio in continuous current mode is given by Equation 1:

$$
\frac{V_{\text{boost}}}{V_{\text{IN}}} = \frac{1}{1 - D} \tag{Eq. 1}
$$

where D is the duty cycle of the switching MOSFET.

The boost soft-start function is digitally controlled within a fixed 10ms time frame during which the current limit is increased in eight linear steps.

The boost converter uses a summing amplifier architecture for voltage feedback, current feedback, and slope compensation. A comparator looks at the peak inductor current cycle by cycle and terminates the PWM cycle if the current limit is triggered. Since this comparison is cycle based, the PWM output will be released after the peak current goes below the current limit threshold.

An external resistor divider is required to divide the output voltage down to the nominal reference voltage. Current drawn by the resistor network should be limited to maintain the overall converter efficiency. The maximum value of the resistor network is limited by the feedback input bias current and the potential for noise being coupled into the feedback pin. A resistor network in the order of 60kΩ is recommended. The boost converter output voltage is determined by Equation 2:

$$
A_{\text{VDD}} = \frac{R_3 + R_4}{R_4} \times V_{\text{FBB}} \tag{Eq. 2}
$$

where  $R_3$  and  $R_4$  are in the "" on page 5. Unless otherwise stated, component variables referred to in equations refer to the Typical Application Diagram.

The current through the MOSFET is limited to 4.4A peak. This restricts the maximum output current (average) based on Equation 3:

$$
I_{OMAX} = \left( I_{LMT} - \frac{\Delta I_L}{2} \right) \times \frac{V_{IN}}{V_O}
$$
 (EQ. 3)

Where ΔIL is peak to peak inductor ripple current, and is set by Equation 4.  $f_s$  is the switching frequency (680kHz).

$$
\Delta I_{L} = \frac{V_{1N}}{L} \times \frac{D}{f_{S}}
$$
 (EQ. 4)

Table 1 gives typical values (worst case margins are considered 10%, 3%, 20%, 10% and 15% on  $V_{IN}$ ,  $V_{O}$ , L, FSWand IOMAX):

**TABLE 1. MAXIMUM OUTPUT CURRENT CALCULATION**

| V <sub>IN</sub><br>(V) | ٧o<br>(V) | (µH) | <b>IOMAX</b><br>(mA) |
|------------------------|-----------|------|----------------------|
| 5                      | 9         | 6.8  | 2215                 |
| 5                      | 12        | 6.8  | 1673                 |
| 5                      | 15        | 6.8  | 1344                 |
| 12                     | 15        | 6.8  | 3254                 |
| 12                     | 18        | 6.8  | 2670                 |

#### *Boost Converter Input Capacitor*

An input capacitor is used to suppress the voltage ripple injected into the boost converter. A ceramic capacitor with capacitance larger than 10µF is recommended. The voltage rating of input capacitor should be larger than the maximum input voltage. Some capacitors are recommended in Table 2 for input capacitor.

**TABLE 2. BOOST CONVERTER INPUT CAPACITOR RECOMMENDATION**

| <b>CAPACITOR</b> | <b>SIZE</b> | <b>VENDOR</b> | <b>PART NUMBER</b> |
|------------------|-------------|---------------|--------------------|
| 10µF/25V         | 1210        | <b>ITDK</b>   | C3225X7R1E106M     |
| 10µF/25V         | 1210        | Murata        | GRM32DR61E106K     |

#### *Boost Inductor*

The boost inductor is a critical part which influences the output voltage ripple, transient response, and efficiency. Values of 3.3µH to 10µH are recommended to match the internal slope compensation as well as to maintain a good transient response performance. The inductor must be able to handle the average and peak currents expressed in Equations 5 and 6:

$$
I_{\text{LAVG}} = \frac{I_O}{1 - D} \tag{Eq. 5}
$$

$$
I_{LPK} = I_{LAVG} + \frac{\Delta I_L}{2}
$$
 (EQ. 6)

Some inductors are recommended in Table 3.

 $\overline{a}$ 

**TABLE 3. BOOST INDUCTOR RECOMMENDATION**

| <b>INDUCTOR</b>                           | <b>DIMENSIONS</b><br>(mm) | <b>VENDOR</b> | <b>PART NUMBER</b>    |
|-------------------------------------------|---------------------------|---------------|-----------------------|
| 10 <sub>µ</sub> H/<br>$5.1A$ PFAK         | 13x13x4.5                 | TDK           | RLF12545T-100M5R1     |
| 5.9 <sub>µ</sub> H/<br>6A <sub>PEAK</sub> | 12.9X12.9X4               | <b>Sumida</b> | CDEP12D38NP-5R9MB-120 |

#### *Rectifier Diode (Boost Converter)*

A high-speed diode is necessary due to the high switching frequency. Schottky diodes are recommended because of their fast recovery time and low forward voltage. The reverse voltage rating of this diode should be higher than the maximum output voltage. The rectifier diode must meet the output current and peak inductor current requirements. The following table lists two recommendations for boost converter diode.

**TABLE 4. BOOST CONVERTER RECTIFIER DIODE RECOMMENDATION**

| <b>DIODE</b>     | V <sub>R</sub> /I <sub>AVG</sub><br><b>RATING</b> | <b>PACKAGE</b> | <b>VENDOR</b>              |
|------------------|---------------------------------------------------|----------------|----------------------------|
| <b>FYD0504SA</b> | 50V/2A                                            | <b>DPAK</b>    | Fairchild<br>Semiconductor |
| 30WQ04FN         | 40V/3.5A                                          | <b>DPAK</b>    | International<br>Rectifier |

#### *Output Capacitor*

Integrating output capacitors supply the load directly and reduce the ripple voltage at the output. Output ripple voltage consists of two components: the voltage drop due to the inductor ripple current flowing through the ESR of output capacitor, and the charging and discharging of the output capacitor.

$$
V_{RIPPLE} = I_{LPK} \times ESR + \frac{V_O - V_{IN}}{V_O} \times \frac{I_O}{C_{OUT}} \times \frac{1}{f_s}
$$
 (EQ. 7)

For low ESR ceramic capacitors, the output ripple is dominated by the charging and discharging of the output capacitor. The voltage rating of the output capacitor should be greater than the maximum output voltage.

Note: Capacitors have a voltage coefficient that makes their effective capacitance drop as the voltage across them increases.  $C_{\text{OUT}}$  in Equation 7 assumes the effective value of the capacitor at a particular voltage and not the manufacturer's stated value, measured at zero volts.

Table 5 shows some selections of output capacitors.

#### **TABLE 5. BOOST OUTPUT CAPACITOR RECOMMENDATION**



#### *PI Loop Compensation (Boost Converter)*

The boost converter of ISL97653A can be compensated by a RC network connected from COMP pin to ground.  $C_2 = 4.7$ nF and R<sub>2</sub> = 0 $\Omega$  to 10 $\Omega$ . A RC network is used in the demo board. A higher capacitor value can be used to increase system stability.

Stability can be examined by repeatedly changing the load between 100mA and a max level that is likely to be used in the system being used. The  $A_{VDD}$  voltage should be examined with an oscilloscope set to AC 100mV/DIV and the amount of ringing observed when the load current changes. Reduce excessive ringing by reducing the value of the resistor in series with the CM1 pin capacitor.

#### *Cascaded MOSFET Application*

A 20V N-Channel MOSFET is integrated in the boost regulator. For applications requiring output voltages greater than 20V, an external cascaded MOSFET is needed as shown in Figure 15. The voltage rating of the external MOSFET should be greater than  $A<sub>VDD</sub>$ .



**FIGURE 15. CASCADED MOSFET TOPOLOGY FOR HIGH OUTPUT VOLTAGE APPLICATIONS**

#### *VIN Protection*

A series external P-FET can be used to prevent passive power-up inrush current from the Boost output caps charging to V<sub>IN</sub> - V<sub>SCHOTTKY</sub> via the boost inductor and Schottky diode. This FET also adds protection in the event of a short circuit on  $A_{VDD}$ . The gate of the PFET (shown as M0 in the "" on page 5) is controlled by PROT. When EN is low, PROT is pulled internally to PVIN1, thus M0 is switched off. When EN goes high, PROT is pulled down slowly via a 50µA current source, switching M0 on.

If the device is powered up with EN tied to high, M0 will remain switched off until the voltage on VL exceeds the VLOR threshold. Once the voltage on PROT falls below 0.6V and the step-up regulator is within 90% of its target voltage, PROT is pulled down to ground via a 1.3kΩ impedance. If A<sub>VDD</sub> falls 10% below regulation, the drive to PROT reverts to a 50µA current source. If a timed fault is detected, M0 is actively switched off.

Several additional external components can optionally be used to fine-tune the function of pin PROT (shown in the dashed box near M0 in application diagram). PROT ramp rate can be controlled by adding a capacitor C30 between gate and source of M0. M0 gate voltage can be limited during soft-start by adding a resistor (~75kΩ) between gate

and source of M0. In addition, a resistor can be connected between PROT and the gate of M0, in order to limit the maximum  $V_{GS}$  of M0 at all times.

#### *Buck Converter*

The buck converter is a step down converter supplying power to the logic circuit of the LCD system. The ISL97653A integrates a high voltage N-channel MOSFET to save cost and reduce external component count. In the continuous current mode, the relationship between input voltage and output voltage as expressed in Equation 8:

$$
\frac{V_{LOGIC}}{V_{IN}} = D \tag{EQ.8}
$$

Where D is the duty cycle of the switching MOSFET. Because D is always less than 1, the output voltage of a buck converter is lower than input voltage.

The peak current limit of buck converter is set to 2.5A, which restricts the maximum output current (average) based on Equation 9:

$$
I_{OMAX} = 2.5A - \Delta I_{P-P}
$$
 (EQ. 9)

Where  $\Delta I_{\text{PL}}$  is the ripple current in the buck inductor as shown in Equation 10:

$$
\Delta I_{pp} = \frac{V_{LOGIC}}{L \cdot f_s} \cdot (1 - D) \tag{Eq. 10}
$$

Where L is the buck inductor,  $f_s$  is the switching frequency (680kHz).

#### *Feedback Resistors*

The buck converter output voltage is determined by Equation 11:

$$
V_{LOGIC} = \frac{R_{14} + R_{13}}{R_{14}} \times V_{FBL}
$$
 (EQ. 11)

Where  $R_{13}$  and  $R_{14}$  are the feedback resistors in the buck converter loop to set the output voltage Current drawn by the resistor network should be limited to maintain the overall converter efficiency. The maximum value of the resistor network is limited by the feedback input bias current and the potential for noise being coupled into the feedback pin. A resistor network in the order of 1k $\Omega$  is recommended.

#### *Buck Converter Input Capacitor*

Input capacitance should support the maximum AC RMS current which occurs at  $D = 0.5$  and maximum output current.

$$
I_{\text{acrms}}(C_{1N}) = \sqrt{D \cdot (1 - D)} \cdot I_{O}
$$
 (EQ. 12)

Where  $I_0$  is the output current of the buck converter. Table 6 shows some recommendations for input capacitor.

**TABLE 6. INPUT CAPACITOR (BUCK) RECOMMENDATION**

| <b>CAPACITOR</b> | <b>SIZE</b> | <b>VENDOR</b> | <b>PART NUMBER</b> |
|------------------|-------------|---------------|--------------------|
| 10µF/16V         | 1206        | <b>TDK</b>    | C3216X7R1C106M     |
| 10µF/10V         | 0805        | Murata        | GRM21BR61A106K     |
| 22µF/16V         | 1210        | Murata        | C3225X7R1C226M     |

#### *Buck Inductor*

 $I_{\text{ava}} =$ 

A 3.3µH to 10µH inductor range is recommended for the buck converter. Besides the inductance, the DC resistance and the saturation current are also factors that need to be considered when choosing a buck inductor. Low DC resistance can help maintain high efficiency. Saturation current rating should be higher than 2A. Here are some recommendations for buck inductor.

**TABLE 7. BUCK INDUCTOR RECOMMENDATION**

| <b>INDUCTOR</b>                 | <b>DIMENSIONS</b><br>(mm) | <b>VENDOR</b> | <b>PART NUMBER</b> |
|---------------------------------|---------------------------|---------------|--------------------|
| 4.7 <sub>µ</sub> H/<br>2.7APEAK | 5.7x5.0x4.7               | Murata        | LOH55DN4R7M01K     |
| 6.8 <sub>µ</sub> H/<br>3APEAK   | 7.3x6.8x3.2               | <b>TDK</b>    | RLF7030T-6R8M2R8   |

#### *Rectifier Diode (Buck Converter)*

A Schottky diode is recommended for fast recovery and low forward voltage. The reverse voltage rating should be higher than the maximum input voltage. The peak current rating is 2.5A, and the average current is given by Equation 13:

$$
avg = (1 - D)^{*1}^{0}
$$
 (EQ. 13)

Where  $I_0$  is the output current of buck converter. The following table shows some diode recommended.

**TABLE 8. BUCK RECTIFIER DIODE RECOMMENDATION**

| <b>DIODE</b> | V <sub>R</sub> /I <sub>AVG</sub><br><b>RATING</b> | <b>PACKAGE</b> | <b>VENDOR</b>                    |
|--------------|---------------------------------------------------|----------------|----------------------------------|
| PMEG2020EJ   | 20V/2A                                            | SOD323F        | <b>Philips</b><br>Semiconductors |
| <b>SS22</b>  | 20V/2A                                            | <b>SMB</b>     | Fairchild<br>Semiconductor       |

#### *Output Capacitor (Buck Converter)*

Four 10µF or two 22µF ceramic capacitors are recommended for this part. The overshoot and undershoot will be reduced with more capacitance, but the recovery time will be longer.





#### *PI Loop Compensation (Buck Converter)*

The buck converter of ISL97653A can be compensated by a RC network connected from CM2 pin to ground.  $C_8 = 4.7$ nF and  $R_{20}$  = 10k RC network is used in the demo board. A larger value resistor can lower the transient overshoot, however, at the expense of stability of the loop.

The stability can be optimized in a similar manner to that described in "PI Loop Compensation (Boost Converter)" on page 12.

#### *Bootstrap Capacitor (C13)*

This capacitor provides the supply to the high driver circuitry for the buck MOSFET. The bootstrap supply is formed by an internal diode and capacitor combination. A 1µF is recommended for ISL97653A. A low value capacitor can lead to overcharging and in turn damage the part.

During very light loads, the on-time of the low side diode may be insufficient to replenish the bootstrap capacitor voltage. Additionally, if  $V_{IN}$  -  $V_{BUCK}$  < 1.5V, the internal MOSFET pull-up device may be unable to turn-on until VLOGIC falls. Hence, there is a minimum load requirement in this case. The minimum load can be adjusted by the feedback resistors to FBL.

#### **Charge Pump Controllers (V<sub>ON</sub> and V<sub>OFF</sub>)**

The ISL97653A includes 2 independent charge pumps (see charge pump block and connection diagram). The negative charge pump inverts the SUPN voltage and provides a regulated negative output voltage. The positive charge pump doubles or triples the SUPP voltage and provides a regulated positive output voltage. The regulation of both the negative and positive charge pumps is controlled by internal comparators that sense the output voltage. These sensed voltages are then compared to scaled internal reference voltages.

Charge pumps use pulse width modulation to adjust the pump period, depending on the load present. The pumps can provide 100mA for  $V_{\text{OFF}}$  and 40mA for  $V_{\text{ON}}$ .

#### *Positive Charge Pump Design Consideration*

All positive charge pump diodes (D1, D2 and D3 shown in the "NEGATIVE CHARGE PUMP BLOCK DIAGRAM" on page 16) for x2 (doubler) and x3 (Tripler) modes of operation are included in the ISL97653A. During the chip start-up sequence the mode of operation is automatically detected when the charge pump is enabled. With both  $C_7$  and  $C_8$ present, the x3 mode of operation is detected. With  $C_7$ present, C<sub>8</sub> open and with C<sub>1</sub>+ shorted to C<sub>2</sub>+, the x2 mode of operation will be detected.

Internal switches M1, M2 and M3 isolate  $P_{\text{OUT}}$  from SUPP until the charge pump is enabled. This is important for TFT applications that require the negative charge pump output  $(V_{\text{OFF}})$  and A<sub>VDD</sub> supplies to be established prior to P<sub>OUT</sub>.

The maximum  $P_{\text{OUT}}$  charge pump current can be estimated from the following equations assuming a 50% switching duty:

 $I_{MAX}(2x) \sim min$  of 40mA or

$$
\frac{2 \cdot V_{\text{SUPP}} - 2 \cdot V_{\text{DIODE}}(2 \cdot I_{\text{MAX}}) - V(V_{\text{ON}})}{(2 \cdot (2 \cdot R_{\text{ONH}} + R_{\text{ONL}}))} \cdot 0.95 \text{A}
$$

 $I_{MAX}(3x) \sim min$  of 40mA or

$$
\frac{3 \cdot V_{\text{SUPP}} - 3 \cdot V_{\text{DIODE}}(2 \cdot I_{\text{MAX}}) - V(V_{\text{ON}})}{(2 \cdot (3 \cdot R_{\text{ONH}} + 2 \cdot R_{\text{ONL}}))} \cdot 0.95 \text{V}
$$
 (EQ. 14)

Note:  $V_{\text{DIODE}}$  (2 •  $I_{\text{MAX}}$ ) is the on-chip diode voltage as a function of  $I_{MAX}$  and  $V_{DIODE}$  (40mA) < 0.7V.



**FIGURE 16. V<sub>ON</sub> FUNCTION DIAGRAM** 

In voltage doubler configuration, the maximum  $V_{ON}$  is as given by the following equation:

$$
V_{ON\_MAX(2x)} = 2 \cdot (V_{SUPP} - V_{DIODE}) - 2 \cdot I_{OUT} \cdot (2 \cdot R_{ONH} + R_{ONL})
$$
\n(EQ. 15)

For Voltage Tripler:

$$
V_{ON\_MAX(3x)} = 3 \cdot (V_{SUPP} - V_{DIODE}) - 2 \cdot I_{OUT} \cdot (3 \cdot R_{ONH} + 2 \cdot R_{ONL})
$$
  
(EQ. 16)

V<sub>ON</sub> output voltage is determined by the following equation:

$$
V_{ON} = V_{FBP} \bullet \left(1 + \frac{R_8}{R_9}\right) \tag{Eq. 17}
$$

#### *Negative Charge Pump Design Consideration*

The negative charge pump consists of an internal switcher M1, M2 which drives external steering diodes D2 and D3 via a pump capacitor  $(C_{12})$  to generate the negative  $V_{\text{OFF}}$ supply. An internal comparator (A1) senses the feedback voltage on FBN and turns on M1 for a period up to half a CLK period to maintain  $V_{(FBN)}$  in regulated operation at 0.2V. External feedback resistor  $R_6$  is referenced to  $V_{REF}$ .

Faults on  $V_{OFF}$  which cause  $V_{FBN}$  to rise to more than 0.4V, are detected by comparator (A2) and cause the fault detection system to start the internal fault timer which will cause the chip to power down if the fault persists.

The maximum  $V_{\text{OFF}}$  output voltage of a single stage charge pump is:

$$
V_{OFF\_MAX}(2x) = -V_{SUPP} + V_{DIODE} + 2 \cdot I_{OUT}
$$
  
• (R<sub>ON</sub>(NOUT)H + R<sub>ON</sub>(NOUT)L) (EQ. 18)

 $R_6$  and  $R_7$  in the Typical Application Diagram determine V<sub>OFF</sub> output voltage.

$$
V_{\text{OFF}} = V_{\text{FBN}} \bullet \left(1 + \frac{RT}{R6}\right) - V_{\text{REF}} \bullet \left(\frac{RT}{R6}\right)
$$
\n(EQ. 19)

*\*Although in the given typical application diagram, SUPP and SUPN are connected to AVDD, depending on a specific application, SUPN and/or SUPP could be connected to either AVDD or VIN.*



**FIGURE 17. NEGATIVE CHARGE PUMP BLOCK DIAGRAM**

#### **V<sub>ON</sub>** Slice Circuit

The  $V_{ON}$  slice circuit functions as a three way multiplexer, switching the voltage on COM between ground, DRN and POUT, under control of the start-up sequence and the CTL pin.

During the start-up sequence, COM is pulled to ground via an NDMOS FET with  $R_{DS(0n)}$  of 260 ohms. After the start-up sequence has completed, CTL is enabled and acts as a multiplexer control such that if CTL is low, COM connects to DRN through a 30Ω internal MOSFET, and if CTL is high, COM connects to  $P_{\text{OUT}}$  internally via a 5 $\Omega$  MOSFET.

The slew rate of the switch control circuit is mainly restricted by the load capacitance at COM pin and is given by Equation 20:

$$
\frac{\Delta V}{\Delta t} = \frac{V_g}{(R_i \parallel R_L) \times C_L}
$$
 (EQ. 20)

Where  $V_q$  is the supply voltage applied to DRN or voltage at P<sub>OUT</sub>, which range is from 0V to 30V. R<sub>i</sub> is the resistance between COM and DRN or  $P_{OUT}$  including the internal MOSFET  $r_{DS(on)}$ , the trace resistance and the resistor inserted,  $R_L$  is the load resistance of VON slice circuit, and  $C_1$  is the load capacitance of switch control circuit.

In the Typical Application Circuit,  $R_8$ ,  $R_9$  and  $C_{22}$  give the bias to DRN based on Equation 21:

$$
V_{DRN} = \frac{V_{ON} \cdot R_9 + A V D D \cdot R_8}{R_9 + R_8}
$$
 (Eq. 21)

And  $R_{10}$  can be adjusted to adjust the slew rate.

#### *VLOGIC2 LDO*

An LDO controller is also integrated to provide a second logic supply. The LDO-CTL pin drives the base of an external transistor which should be sized for the current required. A resistor divider is used to set the output voltage by feeding back a reference voltage to LDO-FB. The internal feedback reference is 1.215V.

#### *HVS Operation*

When the HVS input is taken high, the ISL97653A enters HVS test mode. In this mode, the output of  $A_{VDD}$  is increased by switching RSET to ground, and the AVDD is set to:

$$
A_{VDD} = \frac{R_3 + R_x}{R_x} \times V_{FBB}
$$
 (EQ. 22)

Where  $R_x$  is the value of  $R_4$  in parallel with  $R_5$ . AVDD voltage higher than the maximum rating of the boost MOSFET may damage the part.

#### *Fault Protection*

The ISL97653A incorporates a number of fault protection schemes. AVDD, VON, and VOFF are constantly monitored. If fault conditions are detected for longer than 1ms on these FB inputs, the device stops switching and the outputs are disconnected. The ISL97653A also integrates over temp and over current protection.

#### *Supply Sequencing*

When the input voltage  $V_{IN}$  is higher than 4V(UVLO),  $V_{RFF}$ , V<sub>LOGIC</sub>, and V<sub>LOGIC2</sub> are turned on. V<sub>LOGIC</sub> has a 9ms fixed soft-start at start-up.  $A_{VDD}$ ,  $V_{ON}$ , and  $V_{OFF}$  are dependant on the EN pin.

When EN is taken high, voltage of pin PROT and  $V_{\text{OFF}}$  start ramping down. Once the PROT voltage falls below 0.9V, A<sub>VDD</sub> starts up with a 9ms fixed soft-start time. Please note if  $V_{\text{OFF}}$  is to start earlier than  $A_{\text{VDD}}$ , then the SUPN needs to connect to Vin, and Vin voltage should be larger than  $V_{\text{OFF}}$ absolute value. The delay between  $V_{\text{OFF}}$  and  $A_{\text{VDD}}$  can be controlled by C30 in the typical application diagram and is given by Equation 23:

$$
T_{DELAY} = (V_{IN} - 0.9V) \times C_{30} / (50 \mu A)
$$
 (EQ. 23)

The successful completion of the  $A_{VDD}$  soft-start cycle triggers two simultaneous events.  $V_{ON}$  begins to ramp up and the voltage on CDEL starts ramping up. When the voltage reaches 1.215V,  $V_{ON}$  slice starts.





#### *Temperature Sensor*

The ISL97653A also includes a temperature output for use in system thermal management control. The integrated sensor measures the die temperature over the -40°C to +150°C range. Output is in the form of an analog voltage on the TEMP pin in the range of 0V to 3V, which is proportional to the sensed die temperature. Temperature accuracy is ±8.5°C over the -40°C to +150°C temperature range.

The device should be disabled by the user when the TEMP pin output reaches  $3V$  ( = +150 $^{\circ}$ C die junction). Operation of the device between +125°C and +150°C can be tolerated for short periods, however in order to maximize the life of the IC, it is recommended that the effective continuous operating junction temperature of the die should not exceed +125°C.

#### *Fault Sequencing*

The ISL97653A has advanced overall fault detection systems including Over Current Protection (OCP) for both boost and buck converters, Under Voltage Lockout Protection (UVLP) and Over-Temperature Protection.

Once the peak current flowing through the switching MOSFET of the boost and buck converters triggers the current limit threshold, the PWM comparator will disable the output, cycle by cycle, until the current is back to normal.

#### *Layout Recommendation*

The device's performance including efficiency, output noise, transient response and control loop stability is dramatically affected by the PCB layout. PCB layout is critical, especially at high switching frequency.

There are some general guidelines for layout:

- 1. Place the external power components (the input capacitors, output capacitors, boost inductor and output diodes, etc.) in close proximity to the device. Traces to these components should be kept as short and wide as possible to minimize parasitic inductance and resistance.
- 2. Place  $V_{REF}$  and  $V_L$  bypass capacitors close to the pins.
- 3. Reduce the loop with large AC amplitudes and fast slew rate.
- 4. The feedback network should sense the output voltage directly from the point of load, and be as far away from LX node as possible.
- 5. The power ground (PGND) and signal ground (SGND) pins should be connected at only one point.
- 6. The exposed die plate, on the underneath of the package, should be soldered to an equivalent area of metal on the PCB. This contact area should have multiple via connections to the back of the PCB as well as connections to intermediate PCB layers, if available, to maximize thermal dissipation away from the IC.
- 7. To minimize the thermal resistance of the package when soldered to a multi-layer PCB, the amount of copper track and ground plane area connected to the exposed die plate should be maximized and spread out as far as possible from the IC. The bottom and top PCB areas especially should be maximized to allow thermal dissipation to the surrounding air.
- 8. Minimize feedback input track lengths to avoid switching noise pick-up.

A demo board is available to illustrate the proper layout implementation.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

*Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see www.intersil.com

## **Package Outline Drawing**

#### **L40.6x6**

**40 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 3, 10/06**



#### NOTES:

1. Dimensions are in millimeters.

- Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- between 0.15mm and 0.30mm from the terminal tip. 4. Dimension b applies to the metallized terminal and is measured
- 5. Tiebar shown (if present) is a non-functional feature.
- located within the zone indicated. The pin #1 identifier may be The configuration of the pin #1 identifier is optional, but must be 6. either a mold or mark feature.