#### **ADVANCE INFORMATION** ## PE9704 ## **Product Description** Peregrine's PE9704 is a high-performance integer-N PLL capable of frequency synthesis up to 3.0 GHz. The device is designed for superior phase noise performance while providing an order of magnitude reduction in current consumption, when compared with existing commercial space PLLs. The PE9704 features a ÷10/11 dual modulus prescaler, counters, and a phase comparator as shown in Figure 1. Counter values are programmable through a serial interface, and can also be directly hard wired. The PE9704 is optimized for commercial space applications. Single Event Latch-up (SEL) is physically impossible and Single Event Upset (SEU) is better than 10<sup>-9</sup> errors per bit / day. Fabricated in Peregrine's patented UTSi® (Ultra Thin Silicon) CMOS technology, the PE9704 offers excellent RF performance and intrinsic radiation tolerance. # 3.0 GHz Integer-N PLL for Rad Hard Applications #### **Features** - 3.0 GHz operation - ÷10/11 dual modulus prescaler - Phase detector output - Serial interface or hardwired programmable - Ultra-low phase noise - SEU < 10<sup>-9</sup> errors / bit-day - 100 Krad (Si) total dose - 44-lead CQFJ Figure 1. Block Diagram Figure 2. Pin Configuration **Table 1. Pin Descriptions** | Pin No. | Pin Name | Interface Mode | Туре | Description | |---------|-----------------|----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | $V_{DD}$ | Both | (Note 1) | Power supply input. Input may range from 2.85 V to 3.15 V. Bypassing recommended. | | 2 | R <sub>0</sub> | Direct | Input | R Counter bit0 | | 3 | R <sub>1</sub> | Direct | Input | R Counter bit1 | | 4 | R <sub>2</sub> | Direct | Input | R Counter bit2 | | 5 | R <sub>3</sub> | Direct | Input | R Counter bit3 | | 6 | GND | Both | (Note 1) | Ground | | 7 | R <sub>4</sub> | Direct | Input | R Counter bit4 | | 8 | R <sub>5</sub> | Direct | Input | R Counter bit5 (MSB) | | 9 | M <sub>0</sub> | Direct | Input | M Counter bit0 | | 10 | M <sub>1</sub> | Direct | Input | M Counter bit1 | | 11 | V <sub>DD</sub> | Both | (Note 1) | Same as pin 1 | | 12 | V <sub>DD</sub> | Both | (Note 1) | Same as pin 1 | | 13 | M <sub>2</sub> | Direct | Input | M Counter bit2 | | 14 | M <sub>3</sub> | Direct | Input | M Counter bit3 | | 15 | S_WR | Serial | Input | Frequency register load enable input. Buffered data is transferred to the frequency register on S_WR rising edge. | | | M <sub>4</sub> | Direct | Input | M Counter bit4 | | 16 | DATA | Serial | Input | Binary serial data input. Data is entered LSB first, and is clocked serially into the 20-bit frequency control register (E_WR "low") or the 8-bit enhancement register (E_WR "high") on the rising edge of CLOCK. | | Pin No. | Pin Name | Interface Mode | Type | Description | |---------|-------------------|----------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | M <sub>5</sub> | Direct | Input | M Counter bit5 | | 17 | GND | Both | | Ground | | 18 | CLOCK | Serial | Input | Clock input. Data is clocked serially into either the 20-bit primary register (E_WR "low") or the 8-bit enhancement register (E_WR "high") on the rising edge of CLOCK. | | | M <sub>6</sub> | Direct | Input | M Counter bit6 | | 19 | M <sub>7</sub> | Direct | Input | M Counter bit7 | | 20 | M <sub>8</sub> | Direct | Input | M Counter bit8 (MSB) | | 21 | A <sub>0</sub> | Direct | Input | A Counter bit0 | | 22 | D <sub>MODE</sub> | Both | Input | Selects direct interface mode (D <sub>MODE</sub> =1) or serial interface mode (D <sub>MODE</sub> =0) | | 23 | V <sub>DD</sub> | Both | (Note 1) | Same as pin 1 | | 24 | E_WR | Serial | Input | Enhancement register write enable. While E_WR is "high", DATA can be serially clocked into the enhancement register on the rising edge of CLOCK. | | | A <sub>1</sub> | Direct | Input | A Counter bit1. | | 25 | A <sub>2</sub> | Direct | Input | A Counter bit2 | | 26 | A <sub>3</sub> | Direct | Input | A Counter bit3 (MSB) | | 27 | F <sub>IN</sub> | Both | Input | RF prescaler input from the VCO. 3.0 GHz maximum frequency. | | 28 | GND | Both | | Ground. | | 29 | GND | Both | | Ground. | | 30 | N/C | | | No connect. | | 31 | V <sub>DD</sub> | Both | (Note 1) | Same as pin 1 | | 32 | D <sub>OUT</sub> | Serial | Output | Data Out. The Main Counter output, R Counter output, or dual modulus prescaler select (MSEL) can be routed to D <sub>OUT</sub> through enhancement register programming. | | 33 | V <sub>DD</sub> | Both | (Note 1) | Same as pin 1 | | 34 | N/C | | | No connect. | | 35 | GND | Both | | Ground. | | 36 | PD_D | Both | Output | $PD_{\overline{D}}$ pulses down when $f_p$ leads $f_c$ . | | 37 | PD_Ū | Both | | $PD\_\overline{U}$ pulses down when $f_c$ leads $f_p$ . | | 38 | V <sub>DD</sub> | Both | (Note 1) | Same as pin 1 | | 39 | C <sub>EXT</sub> | Both | Output | Logical "NAND" of PD_ $\overline{U}$ and PD_ $\overline{D}$ , passed through an on-chip, 2 k $\Omega$ series resistor. Connecting $C_{\text{EXT}}$ to an external capacitor will low pass filter the input to the inverting amplifier used for driving LD. | | 40 | GND | Both | | Ground | | 41 | GND | Both | | Ground | | 42 | F <sub>R</sub> | Both | Input | Reference frequency input | | 43 | ENH | Both | Output, OD | Enhancement mode. When asserted low ("0"), enhancement register bits are functional. | | 44 | LD | Serial | Output | Lock detect output, the open-drain logical inversion of $C_{\text{EXT}}$ . When the loop is locked, LD is high impedance; otherwise LD is a logic low ("0"). | Note 1: V<sub>DD</sub> pins 1, 11, 12, 23, 31, 33, 35, and 38 are connected by diodes and must be supplied with the same positive voltage level. Note 2: All digital input pins have 70 k $\Omega$ pull-down resistors to ground. ## **Table 2. Absolute Maximum Ratings** | Symbol | Parameter/Conditions | Min | Max | Units | |----------------|---------------------------|------|--------------------------|-------| | $V_{DD}$ | Supply voltage | -0.3 | 4.0 | V | | Vı | Voltage on any input | -0.3 | V <sub>DD</sub><br>+ 0.3 | V | | l <sub>i</sub> | DC into any input | -10 | +10 | mA | | Io | DC into any output | -10 | +10 | mA | | $T_{stg}$ | Storage temperature range | -65 | 150 | °C | ## **Table 3. Operating Ratings** | Symbol | Parameter/Conditions | Min | Max | Units | |----------------|-------------------------------------|------|------|-------| | $V_{DD}$ | Supply voltage | 2.85 | 3.15 | V | | T <sub>A</sub> | Operating ambient temperature range | -40 | 85 | °C | ## Table 4. ESD Ratings | Symbol | Parameter/Conditions | Level | Units | |-----------|--------------------------------------------|-------|-------| | $V_{ESD}$ | ESD voltage (Human Body<br>Model) – Note 1 | 1000 | ٧ | Note 1: Periodically sampled, not 100% tested. Tested per MIL-STD-883, M3015 C2 ## **Electrostatic Discharge (ESD) Precautions** When handling this UTSi device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the rating specified in Table 4. ## **Latch-Up Avoidance** Unlike conventional CMOS devices, UTSi CMOS devices are immune to latch-up. ## **Table 5. DC Characteristics** $V_{DD}$ = 3.0 V, -40° C < $T_A$ < 85° C, unless otherwise specified | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------|----------------------------------------------------------|--------------------------------------------|-----------------------|-----|---------------------|-------| | I <sub>DD</sub> | Operational supply current; | V <sub>DD</sub> = 2.85 to 3.15 V | | | | | | | Prescaler disabled | | | 10 | | mA | | | Prescaler enabled | | | 24 | 31 | mA | | Digital Inputs: | All except $F_R$ , $F_{IN}$ (all digital inputs have 70k | ohm pull-up resistors) | | | | | | $V_{IH}$ | High level input voltage | V <sub>DD</sub> = 2.85 to 3.15 V | 0.7 x V <sub>DD</sub> | | | V | | $V_{IL}$ | Low level input voltage | V <sub>DD</sub> = 2.85 to 3.15 V | | | $0.3 \times V_{DD}$ | V | | I <sub>IH</sub> | High level input current | V <sub>IH</sub> = V <sub>DD</sub> = 3.15 V | | | +70 | μΑ | | I <sub>IL</sub> | Low level input current | $V_{IL} = 0, V_{DD} = 3.15 V$ | -1 | | | μА | | Reference Div | rider input: F <sub>R</sub> | • | <u> </u> | | | | | I <sub>IHR</sub> | High level input current | V <sub>IH</sub> = V <sub>DD</sub> = 3.15 V | | | +100 | μА | | I <sub>ILR</sub> | Low level input current | $V_{IL} = 0, V_{DD} = 3.15 V$ | -100 | | | μА | | Counter and p | hase detector outputs: f <sub>c</sub> , f <sub>p</sub> . | | <u> </u> | | | | | V <sub>OLD</sub> | Output voltage LOW | I <sub>out</sub> = 6 mA | | | 0.4 | V | | $V_{OHD}$ | Output voltage HIGH | I <sub>out</sub> = -3 mA | V <sub>DD</sub> - 0.4 | | | V | | Lock detect or | utputs: C <sub>EXT</sub> , LD | | | | | | | V <sub>OLC</sub> | Output voltage LOW, C <sub>EXT</sub> | I <sub>out</sub> = 100 μ | | | 0.4 | V | | V <sub>OHC</sub> | Output voltage HIGH, C <sub>EXT</sub> | I <sub>out</sub> = -100 μ | V <sub>DD</sub> - 0.4 | | | V | | V <sub>OLLD</sub> | Output voltage LOW, LD | I <sub>out</sub> = 6 mA | | | 0.4 | V | ## **Table 6. AC Characteristics** $V_{DD}$ = 3.0 V, -40° C < $T_A$ < 85° C, unless otherwise specified | Symbol | Parameter | Conditions | Min | Max | Units | |-------------------|-------------------------------------------------------|------------------------|-----|------|-------| | Control Interfac | ce and Latches (see Figures 1and 3) | • | • | | • | | f <sub>Clk</sub> | CLOCK Serial data clock frequency | (Note 1) | | 10 | MHz | | t <sub>ClkH</sub> | CLOCK Serial clock HIGH time | | 30 | | ns | | t <sub>ClkL</sub> | CLOCK Serial clock LOW time | | 30 | | ns | | t <sub>DSU</sub> | DATA set-up time after CLOCK rising edge | | 10 | | ns | | t <sub>DHLD</sub> | DATA hold time after CLOCK rising edge | | 10 | | ns | | t <sub>PW</sub> | S_WR pulse width | | 30 | | ns | | $t_{\text{CWR}}$ | CLOCK rising edge to S_WR rising edge. | | 30 | | ns | | t <sub>CE</sub> | CLOCK falling edge to E_WR transition | | 30 | | ns | | t <sub>wrc</sub> | S_WR falling edge to CLOCK rising edge. | | 30 | | ns | | t <sub>EC</sub> | E_WR transition to CLOCK rising edge | | 30 | | ns | | t <sub>MDO</sub> | MSEL data out delay after F <sub>IN</sub> rising edge | C <sub>L</sub> = 12 pf | | 8 | ns | | Main Divider (Ir | ncluding Prescaler) | | | | | | F <sub>IN</sub> | Operating frequency | | 500 | 3000 | MHz | | $P_{Fin}$ | Input level range | External AC coupling | -5 | 5 | dBm | | Main Divider (F | Prescaler Bypassed) | | | | | | F <sub>IN</sub> | Operating frequency | | 50 | 300 | MHz | | $P_{Fin}$ | Input level range | External AC coupling | -5 | 5 | dBm | | Reference Divi | der | | | | | | F <sub>R</sub> | Operating frequency | (Note 3) | | 100 | MHz | | P <sub>Fr</sub> | Reference input power (Note 2) | Single-ended input | -2 | | dBm | | Phase Detector | r | | | | | | f <sub>c</sub> | Comparison frequency | (Note 3) | | 20 | MHz | - **Note 1:** Fclk is verified during the functional pattern test. Serial programming sections of the functional pattern are clocked at 10 MHz to verify Fclk specification. - Note 2: CMOS logic levels can be used to drive reference input if DC coupled. Voltage input needs to be a minimum of 0.5V<sub>p-p</sub>. - Note 3: Parameter is guaranteed through characterization only and is not tested. ## **Functional Description** The PE9704 consists of a prescaler, counters, a phase detector, and control logic. The dual modulus prescaler divides the VCO frequency by either 10 or 11, depending on the value of the modulus select. Counters "R" and "M" divide the reference and prescaler output, respectively, by integer values stored in a 20-bit register. An additional counter ("A") is used in the modulus select logic. The phase-frequency detector generates up and down frequency control signals. The control logic includes a selectable chip interface. Data can be written via a serial bus or hardwired directly to the pins. There are also various operational and test modes and a lock detect output. #### **Main Counter Chain** ## Normal Operating Mode Setting the PB control bit "low" enables the $\div 10/11$ prescaler. The main counter chain then divides the RF input frequency ( $F_{IN}$ ) by an integer derived from the values in the "M" and "A" counters. In this mode, the output from the main counter chain $(f_p)$ is related to the VCO frequency $(F_{IN})$ by the following equation: $$f_p = F_{IN} / [10 \text{ x } (M+1) + A]$$ (1) where $A \le M+1$ , $1 \le M \le 511$ When the loop is locked, $F_{IN}$ is related to the reference frequency $(F_R)$ by the following equation: $$F_{IN} = [10 \text{ x } (M+1) + A] \text{ x } (F_R / (R+1))$$ where $A \le M+1$ , $1 \le M \le 511$ A consequence of the upper limit on A is that $F_{\text{IN}}$ must be greater than or equal to 90 x ( $F_{\text{R}}$ / (R+1)) to obtain contiguous channels. The A counter can accept values as high as 15, but in typical operation it will cycle from 0 to 9 between increments in M. Programming the M counter with the minimum allowed value of "1" will result in a minimum M counter divide ratio of "2". #### Prescaler Bypass Mode Setting the frequency control register bit PB "high" allows $F_{\text{IN}}$ to bypass the $\div 10/11$ prescaler. In this mode, the prescaler and A counter are powered down, and the input VCO frequency is divided by the M counter directly. This mode is only available when using the serial port to set the frequency control bits. The following equation relates $F_{\text{IN}}$ to the reference frequency $F_{\text{R}}$ : $$F_{IN} = (M+1) \times (F_R / (R+1)) )$$ (3) where $1 \le M \le 511$ #### Reference Counter The reference counter chain divides the reference frequency $F_R$ down to the phase detector comparison frequency $f_c$ . The output frequency of the 6-bit R Counter is related to the reference frequency by the following equation: $$f_c = F_R / (R+1)$$ where $0 \le R \le 63$ Note that programming R with "0" will pass the reference frequency ( $F_R$ ) directly to the phase detector. ## **Register Programming** #### Serial Interface Mode Serial Interface Mode is selected by setting the D<sub>MODE</sub> input "low". While the E WR input is "low", serial data (DATA input), B<sub>0</sub> to B<sub>19</sub>, is clocked into a buffer register on the rising edge of CLOCK, LSB (B<sub>0</sub>) first. The contents from this buffer register are transferred into the frequency control register on the rising edge of S WR according to the timing diagram shown in Figure 3. This data controls the counters as shown in Table 7. While the E WR input is "high", serial data (DATA input), B<sub>0</sub> to B<sub>7</sub>, is clocked into a buffer register on the rising edge of CLOCK, LSB (B<sub>0</sub>) first. The contents from this buffer register are transferred into the enhancement register on the falling edge of E WR according to the timing diagram shown in Figure 3. After the falling edge of E WR, the data provides control bits as shown in Table 8. These bits are active when the $\overline{Enh}$ input is "low". ## <u>Direct Interface Mode</u> Direct Interface Mode is selected by setting the D<sub>MODE</sub> input "high". In this mode, the counter values are set directly at external pins as shown in Table 7 and Figure 2. All frequency control register bits are addressable except PB (it is not possible to bypass the ÷10/11 dual modulus prescaler in Direct Mode). **Table 7. Frequency Register Programming** | Interface<br>Mode | Enh | D <sub>MODE</sub> | R <sub>5</sub> | R <sub>4</sub> | M <sub>8</sub> | M <sub>7</sub> | РВ | M <sub>6</sub> | M <sub>5</sub> | M <sub>4</sub> | M <sub>3</sub> | M <sub>2</sub> | M <sub>1</sub> | Mo | R <sub>3</sub> | R <sub>2</sub> | R <sub>1</sub> | R <sub>0</sub> | <b>A</b> <sub>3</sub> | $A_2$ | <b>A</b> <sub>1</sub> | A <sub>0</sub> | |-------------------|-----|-------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------------|-----------------|-----------------------|-----------------| | Serial* | 1 | 0 | B <sub>0</sub> | B <sub>1</sub> | B <sub>2</sub> | B <sub>3</sub> | B <sub>4</sub> | B <sub>5</sub> | B <sub>6</sub> | B <sub>7</sub> | B <sub>8</sub> | B <sub>9</sub> | B <sub>10</sub> | B <sub>11</sub> | B <sub>12</sub> | B <sub>13</sub> | B <sub>14</sub> | B <sub>15</sub> | B <sub>16</sub> | B <sub>17</sub> | B <sub>18</sub> | B <sub>19</sub> | | Direct | 1 | 1 | R <sub>5</sub> | R <sub>4</sub> | M <sub>8</sub> | M <sub>7</sub> | 0 | M <sub>6</sub> | M <sub>5</sub> | M <sub>4</sub> | M <sub>3</sub> | M <sub>2</sub> | M <sub>1</sub> | M <sub>0</sub> | R <sub>3</sub> | R <sub>2</sub> | R <sub>1</sub> | R <sub>0</sub> | $A_3$ | A <sub>2</sub> | <b>A</b> <sub>1</sub> | $A_0$ | <sup>\*</sup> Data is clocked serially on CLOCK rising edge while E WR is "low" and transferred to frequency register on S WR rising edge. LSB (first in) MSB (last in) **Table 8. Enhancement Register Programming** | Interface<br>Mode | Enh | D <sub>MODE</sub> | Reserved* | Reserved* | fp output | Power<br>down | Counter<br>load | MSEL<br>output | fc output | Reserved* | |-------------------|-----|-------------------|----------------|----------------|----------------|----------------|-----------------|----------------|----------------|----------------| | Serial** | 0 | Х | B <sub>0</sub> | B <sub>1</sub> | B <sub>2</sub> | B <sub>3</sub> | B <sub>4</sub> | B <sub>5</sub> | B <sub>6</sub> | B <sub>7</sub> | <sup>\*</sup> Program to 0 <sup>\*</sup> Data is clocked serially on CLOCK rising edge while E\_WR is "low" and transferred to frequency register on S\_WR rising edge. MSB (last in) Figure 3. Serial Interface Mode Timing Diagram ## **Enhancement Register** The functions of the enhancement register bits are shown below. All bits are active high. Operation is undefined if more than one output is sent to $D_{\text{OUT}}$ . Table 9. Enhancement Register Bit Functionality | Bi | t Function | Description | |-------|-----------------------|----------------------------------------------------------------------------------------------------| | Bit 0 | Reserved** | | | Bit 1 | Reserved** | | | Bit 2 | f <sub>p</sub> output | Drives the M counter output onto the D <sub>OUT</sub> output. | | Bit 3 | Power down | Power down of all functions except programming interface. | | Bit 4 | Counter load | Immediate and continuous load of counter programming. | | Bit 5 | MSEL output | Drives the internal dual modulus prescaler modulus select (MSEL) onto the D <sub>OUT</sub> output. | | Bit 6 | f <sub>c</sub> output | Drives the R counter output onto the D <sub>OUT</sub> output | | Bit 7 | Reserved** | | <sup>\*\*</sup> Program to 0 ## **Phase Detector Outputs** The phase detector is triggered by rising edges from the main counter ( $f_p$ ) and the reference counter ( $f_c$ ). It has two outputs, PD\_Ū, and PD\_D. If the divided VCO leads the divided reference in phase or frequency ( $f_p$ leads $f_c$ ), PD\_D pulses "low". If the divided reference leads the divided VCO in phase or frequency ( $f_c$ leads $f_p$ ), PD\_Ū pulses "low". The width of either pulse is directly proportional to phase offset between the two input signals, $f_p$ and $f_c$ . The phase detector gain is 430 mV / radian. PD\_U and PD\_D are designed to drive an active loop filter which controls the VCO tune voltage. PD\_U pulses result in an increase in VCO frequency and PD\_D results in a decrease in VCO frequency. Software tools for designing the active loop filter can be found at Peregrine's web site (<a href="https://www.peregrine-semi.com">www.peregrine-semi.com</a>). ## **Lock Detect Output** A lock detect signal is provided at pin LD, via the pin $C_{\text{EXT}}$ (see Figure 1). $C_{\text{EXT}}$ is the logical "NAND" of PD\_U and PD\_D waveforms, driven through a series 2k ohm resistor. Connecting $C_{\text{EXT}}$ to an external shunt capacitor provides integration of this signal. The $C_{\text{EXT}}$ signal is then sent to the LD pin through an internal inverting comparator with an open drain output. Thus LD is an "AND" function of PD\_ $\overline{\text{U}}$ and PD $\overline{\text{D}}$ . ## Figure 4. Package Drawing 44-lead CQFJ All dimensions are in mils **Table 10. Ordering Information** | Order<br>Code | Part Marking | Description | Package | Shipping<br>Method | |---------------|--------------|---------------------|-------------|--------------------| | 9704-01 | PE9704 ES | Engineering Samples | 44-pin CQFJ | 40 units / Tray | | 9704-11 | PE9704 | Flight Units | 44-pin CQFJ | 40 units / Tray | | 9704-00 | PE9704 EK | Evaluation Kit | | 1 / Box |