Commercial／ Industrial

# PEELTM 22CV10AZ－25 <br> CMOS Programmable Electrically Erasable Logic Device 

## Features

■ Ultra Low Power Operation
－Vcc＝ 5 Volts $\pm 10 \%$
－Icc＝ $10 \mu \mathrm{~A}$（typical）at standby
－Icc $=2 \mathrm{~mA}$（typical）at 1 MHz
$-\operatorname{tPD}=25 \mathrm{~ns}$ ．
－CMOS Electrically Erasable Technology
－Superior factory testing
－Reprogrammable in plastic package
－Reduces retrofit and development costs
－Development／Programmer Support
－Third party software and programmers
－ICT PLACE Development Software and PDS－3 programmer

## General Description

The PEELTM22CV10AZ is a Programmable Electrically Erasable Logic（PEELTM）device that provides a low power alternative to ordinary PLDs．The PEELTM22CV10AZ is available in 24 －pin DIP，SOIC，TSSOP and 28 －pin PLCC packages（see Figure 19）．

A＂zero－power＂（ $100 \mu \mathrm{~A}$ max．Icc）standby mode makes the PEEL ${ }^{\text {TM } 22 C V 10 A Z ~ i d e a l ~ f o r ~ p o w e r ~ s e n s i t i v e ~ a p p l i c a t i o n s ~}$ such as handheld meters，portable communication equip－ ment and laptop computers／peripherals．EE－reprogramma－ bility provides the convenience of instant reprogramming for development and a reusable production inventory mini－ mizing the impact of programming changes or errors．EE－ reprogrammability also improves factory testability，thus ensuring the highest quality possible．

Figure 19 Pin Configuration


Architectural Flexibility
－ 133 product terms $\times 44$ input AND array
－Up to 22 inputs and 10 I／O pins
－ 12 possible macrocell configurations
－Synchronous preset，asynchronous clear
－Independent output enables
－Programmable clock source and polarity
－24－pin DIP／SOIC／TSSOP and 28－pin PLCC

## －Application Versatility

－Replaces random logic
－Pin and JEDEC compatible with 22V10
－Ideal for power－sensitive systems

The PEELTM22CV10AZ is JEDEC file compatible with stan－ dard 22V10 PLDs．Eight additional configurations per mac－ rocell（a total of 12）are also available by using the＂+ ＂ software／programming option（i．e．，22CV10AZ＋）．The addi－ tional macrocell configurations allow more logic to be put into every device，potentially reducing the design＇s compo－ nent count and lowering the power requirements even fur－ ther．

Development and programming support for the PEEL ${ }^{\text {TM } 22 C V 10 A Z ~ i s ~ p r o v i d e d ~ b y ~ p o p u l a r ~ t h i r d-p a r t y ~ p r o-~}$ grammers and development software．ICT also offers free PLACE development software and a low－cost development system（PDS－3）．

Figure 19 Block Diagram
 PEELTM 22CV10AZ


Figure 21 PEEL™22CV10AZ Logic Array Diagram


## PEELTM 22CV10AZ

## Function Description

The implements logic functions as sum-of-products expressions in a programmable-AND/fixed-OR logic array. Userdefined functions are created by programming the connections of input signals into the array. User-configurable output structures in the form of I/O macrocells further increase logic flexibility.

## Architecture Overview

The architecture is illustrated in the block diagram of Figure 19. Twelve dedicated inputs and $10 \mathrm{I} / \mathrm{Os}$ provide up to 22 inputs and 10 outputs for creating logic functions (see Figure 21). At the core of the device is a programmable electri-cally-erasable AND array that drives a fixed OR array. With this structure, the PEEL ${ }^{\text {TM } 22 C V 10 A Z ~ c a n ~ i m p l e m e n t ~ u p ~ t o ~}$ 10 sum-of-products logic expressions.

Associated with each of the ten OR functions is an I/O macrocell that can be independently programmed to one of four different configurations in standard 22V10 mode, or any one of 12 configurations using the special "Plus" mode. The programmable macrocells allow each I/O to be used to create sequential or combinatorial logic functions of activehigh or active-low polarity, while providing three different feedback paths into the AND array.

## AND/OR Logic Array

The programmable AND array of the PEELTM22CV10AZ (shown in Figure 21) is formed by input lines intersecting product terms. The input lines and product terms are used as follows:

## ■ 44 Input Lines:

- 24 input lines carry the true and complement of the signals applied to the 12 input pins
- 20 additional lines carry the true and complement values of feedback or input signals from the $10 \mathrm{I} / \mathrm{Os}$


## ■ 133 Product Terms:

- 120 product terms (arranged in 2 groups of $8,10,12$, 14, and 16) are used to form sum of product functions
- 10 output enable terms (one for each I/O)
- 1 global synchronous preset term
- 1 global asynchronous clear term
- 1 programmable clock term

At each input-line/product-term intersection, there is an EEPROM memory cell that determines whether or not there is a logical connection at that intersection. Each product term is essentially a 44 -input AND gate. A product term that is connected to both the true and complement of an input signal will always be FALSE and therefore will not affect the OR function that it drives. When all the connections on a product term are opened, a "don't care" state exists and that term will always be TRUE.

When programming the PEELTM22CV10AZ, the device programmer first performs a bulk erase to remove the previous pattern. The erase cycle opens every logical connection in the array. The device is configured to perform the user-defined function by programming selected connections in the AND array. (Note that PEELTM device programmers automatically program all of the connections on unused product terms so that they will have no effect on the output function).

## Variable Product Term Distribution

The PEELTM22CV10AZ provides 120 product terms to drive the 10 OR functions. These product terms are distributed among the outputs in groups of $8,10,12,14$, and 16 to form logical sums (see Figure 21). This distribution allows optimum use of the device resources.

## Programmable I/O Macrocell

The unique twelve-configuration output macrocell provides complete control over the architecture of each output. The ability to configure each output independently lets you to tailor the configuration of the PEELTM22CV10AZ to the precise requirements of your design.

## Macrocell Architecture

Each I/O macrocell, as shown in Figure 20, consists of a Dtype flip-flop and two signal-select multiplexers. The configuration of the macrocell is determined by four EEPROM bits that control the multiplexers. These bits determine the output polarity, output type (registered or non-registered) and input-feedback path (bidirectional I/O, combinatorial feedback). Refer to Table 1. for details. Four of these macrocells duplicate the functionality of the industry-standard PAL22V10. (See Figure 21 and Table 1.)

Figure 20 Block Diagram of the PEEL ${ }^{\text {TM22CV10A }}$ I/O Macrocell



In addition to emulating the four PAL-type output structures (configurations 3, 4, 9, and 10), The macrocell provides eight additional configurations. Equivalent circuits for the twelve macrocell configurations are illustrated in Figure 22. These structures are accessed by specifying the PEELTM22CV10A+ or PEELTM22CV10A++ option when assembling the equations.

## Figure 21 Equivalent Circuits for the Four Configurations of the I/O Macrocell



## Table 1. PEEL ${ }^{\text {TM } 22 C V 10 A ~ M a c r o c e l l ~}$ Configuration Bits

| Configuration |  |  | Input/Feedback Select | Output Select |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| \# | A | B |  |  |  |
| 1 | 0 | 0 | Register Feedback | Register | Active Low |
| 2 | 1 | 0 |  |  | Active High |
| 3 | 0 | 1 | Bi-DirectionalI/O | Combinatorial | Active Low |
| 4 |  |  |  |  | Active High |

When creating a PEEL ${ }^{T M}$ device design, the desired macrocell configuration is generally specified explicitly in the design file. When the design is assembled or compiled, the macrocell configuration bits are defined in the last lines of the JEDEC programming file.

## Output Type

The signal from the OR array can be fed directly to the output pin (combinatorial function) or latched in the D-type flipflop (registered function). The D-type flip-flop latches data on the rising edge of the clock and is controlled by the global preset and clear terms. When the synchronous preset term is satisfied, the Q output of the register is set HIGH at the next rising edge of the clock input. Satisfying the asynchronous clear sets Q LOW, regardless of the clock state. If both terms are satisfied simultaneously, the clear will override the preset.

## Output Polarity

Each macrocell can be configured to implement active-high or active-low logic. Programmable polarity eliminates the need for external inverters.

## Output Enable

The output of each I/O macrocell can be enabled or disabled under the control of its associated programmable output enable product term. When the logical conditions programmed on the output enable term are satisfied, the output signal is propagated to the I/O pin. Otherwise, the output buffer is switched into the high-impedance state.

Under the control of the output enable term, the I/O pin can function as a dedicated input, a dedicated output, or a bidirectional I/O. Opening every connection on the output enable term will permanently enable the output buffer and yield a dedicated output. Conversely, if every connection is intact, the enable term will always be logically false and the I/O will function as a dedicated input.

## Input/Feedback Select

When configuring an I/O macrocell to implement a registered function (configurations 1 and 2 in Figure 21), the $\bar{Q}$ output of the flip-flop drives the feedback term. When configuring an I/O macrocell to implement a combinatorial output (configurations 3 and 4 in Figure 21), the feedback term is taken from the I/O pin. In this case, the pin can be used as a dedicated input or a bi-directional I/O (Refer also to Table 1.)

## Programmable Clock Options

A unique feature of the PEELTM22CV10AZ is a programmable clock multiplexer that allows you to select true or complement forms of either the input pin or a product-term clock source. This feature can be accessed by specifying the PEEL ${ }^{\text {TM } 22 C V 10 A++~ o p t i o n ~ w h e n ~ a s s e m b l i n g ~ t h e ~ e q u a-~}$ tions.


Figure 22 Equivalent Circuits for the Twelve Configurations of the PEELTM22CV10AZ+I/O Macrocell

Table 1. I/O Macrocell Equivalent Circuits

| Configuration |  |  |  |  | Input/Feedback Select | Output Select |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| \# | A | B | C | D |  |  |  |
| 1 | 0 | 0 | 1 | 0 | Bi-directional I/O | Register | Active Low |
| 2 | 1 | 0 | 1 | 0 |  |  | Active High |
| 3 | 0 | 1 | 0 | 0 |  | Combinatorial | Active Low |
| 4 | 1 | 1 | 0 | 0 |  |  | Active High |
| 5 | 0 | 0 | 1 | 1 | Combinatorial Feedback | Register | Active Low |
| 6 | 1 | 0 | 1 | 1 |  |  | Active High |
| 7 | 0 | 1 | 1 | 1 |  | Combinatorial | Active Low |
| 8 | 1 | 1 | 1 | 1 |  |  | Active High |
| 9 | 0 | 0 | 0 | 0 | Register Feedback | Register | Active Low |
| 10 | 1 | 0 | 0 | 0 |  |  | Active High |
| 11 | 0 | 1 | 1 | 0 |  | Combinatorial | Active Low |
| 12 | 1 | 1 | 1 | 0 |  |  | Active High |



## Zero Power Feature

The CMOS PEELTM22CV10AZ features "Zero-Power" standby operation for ultra-low power consumption. With the "Zero-Power" feature, transition-detection circuitry monitors the inputs, I/Os (including CLK) and feedbacks. If these signals do not change for a period of time greater than approximately two tpds, the outputs are latched in their current state and the device automatically powers down. When the next signal transition is detected, the device will "wake up" for active operation until the signals stop switching long enough to trigger the next power-down.

As a result of the "Zero-Power" feature, significant power savings can be realized for combinatorial or sequential operations when the inputs or clock change at a modest rate (see Figure 23).

Figure 23 Typical ICC vs. Input Clock Frequency for the 22CV10AZ.


## Design Security

The PEEL™22CV10AZ provides a special EEPROM security bit that prevents unauthorized reading or copying of designs programmed into the device. The security bit is set by the PLD programmer, either at the conclusion of the programming cycle or as a separate step, after the device has been programmed. Once the security bit is set it is impossible to verify (read) or program the PEEL ${ }^{\text {TM }}$ until the entire device has first been erased with the bulk-erase function.

## Signature Word

The signature word feature allows a 64-bit code to be programmed into the PEELTM22CV10AZ if the PEELTM22CV10AZ+ software option is used. The code can be read back even after the security bit has been set. The signature word can be used to identify the pattern programmed into the device or to record the design revision, etc.

## Programming Support

ICT's JEDEC file translator allows easy conversion of existing 24 pin PLD designs to the PEEL™22CV10AZ, without the need for redesign. ICT supports a broad range of popular third party design entry systems, including Data I/O Synario and Abel, Logical Devices CUPL and others. ICT also offers (for free) its proprietary PLACE software, an easy-to-use entry level PC-based software development system.

Programming support includes all the popular third party programmers; Data I/O, Logical Devices, and numerous others. ICT also provides a low cost development programmer system, the PDS-3.

## PEELTM 22CV10AZ

Table 1. Absolute Maximum Ratings
This device has been designed and tested for the specified operating ranges. Proper operation outside of these levels is not guaranteed. Exposure to absolute maximum ratings may cause permanent damage.

| Symbol | Parameter | Conditions | Rating | Unit |
| :---: | :--- | :--- | :---: | :---: |
| VCC | Supply Voltage | Relative to Ground | -0.5 to +7.0 | V |
| VI, VO | Voltage Applied to Any Pin ${ }^{2}$ | Relative to Ground ${ }^{1}$ | -0.5 to $\mathrm{VCC}+0.6$ | V |
| IO | Output Current | Per Pin (IOL, IOH) | $\pm 25$ | mA |
| TST | Storage Temperature |  | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| TLT | Lead Temperature | Soldering 10 Seconds | +300 | ${ }^{\circ} \mathrm{C}$ |

Table 2. Operating Range

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| Vcc | Supply Voltage | Commercial | 4.75 | 5.25 | V |
|  |  | Industrial | 4.5 | 5.5 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Temperature | Commercial | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |
|  |  | Industrial | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| TR | Clock Rise Time | See Note 3. |  | 20 | ns |
| TF | Clock Fall TIme | See Note 3. |  | 20 | ns |
| $\mathrm{~T}_{\text {RVCC }}$ | V CC Rise Time | See Note 3. |  | 250 | ms |

Table 3. D.C. Electrical Characteristics Over the operating range (Unless otherwise specified)

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VOH | Output HIGH Voltage - TTL | $\mathrm{VCC}=\mathrm{Min}, \mathrm{IOH}=-4.0 \mathrm{~mA}$ | 2.4 |  | V |
| VOHC | Output HIGH Voltage - CMOS | $\mathrm{VCC}=\mathrm{Min}, \mathrm{IOH}=-10.0 \mu \mathrm{~A}$ | Vcc - 0.3 |  | V |
| VOL | Output LOW Voltage - TTL | $\mathrm{VCC}=\mathrm{Min}, \mathrm{lOL}=16.0 \mathrm{~mA}$ |  | 0.5 | V |
| VoLC | Output LOW Voltage - CMOS | $\mathrm{VCC}=\mathrm{Min}, \mathrm{loL}=10.0 \mu \mathrm{~A}$ |  | 0.15 | V |
| VIH | Input HIGH Voltage |  | 2.0 | $\mathrm{VcC}+0.3$ | V |
| VIL | Input LOW Voltage |  | -0.3 | 0.8 | V |
| IIL | Input and I/O Leakage Current | VcC $=$ Max, GND $\leq \mathrm{VIN} \leq \mathrm{VCC}, \mathrm{I} / \mathrm{O}=$ High Z |  | $\pm 10$ | $\mu \mathrm{A}$ |
| IsC | Output Short Circuit Current | $\mathrm{VCC}=\mathrm{Max}, \mathrm{VO}=0.5 \mathrm{~V}, \mathrm{TA}=25^{\circ} \mathrm{C}$ | -30 | -135 | mA |
| ICCS | VCC Current, Standby | VIN $=0 \mathrm{~V}$ or VCC, All Outputs disabled ${ }^{4}$ | 10 (typ) | 100 | $\mu \mathrm{A}$ |
| ICC ${ }^{10}$ | VCC Current, $\mathrm{f}=1 \mathrm{MHz}$ | VIN $=0 \mathrm{~V}$ or Vcc, All Outputs disabled ${ }^{4}$ | 2 (typ) | 5 | mA |
| $\mathrm{ClN}^{7}$ | Input Capacitance | $\mathrm{TA}=25^{\circ} \mathrm{C}, \mathrm{VCC}=5.0 \mathrm{~V} @ \mathrm{f}=1 \mathrm{MHz}$ |  | 6 | pF |
| COUT ${ }^{7}$ | Output Capacitance |  |  | 12 | pF | PEELTM 22CV10AZ

Table 10.
Over the operating range ${ }^{8}$

| Symbol | Parameter | -25 |  | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| tPD | Input ${ }^{5}$ to non-registered output |  | 25 | ns |
| toe | Input ${ }^{5}$ to output enable ${ }^{6}$ |  | 25 | ns |
| tod | Input ${ }^{5}$ to output disable ${ }^{6}$ |  | 25 | ns |
| tco1 | Clock to Output |  | 15 | ns |
| tco2 | Clock to comb. output delay via internal registered feedback |  | 35 | ns |
| tCF | Clock to Feedback |  | 9 | ns |
| tSC | Input ${ }^{5}$ or feedback setup to clock | 15 |  | ns |
| thC | Input ${ }^{5}$ hold after clock | 0 |  | ns |
| tCL, tCH | Clock low time, clock high time ${ }^{8}$ | 13 |  | ns |
| tCP | Min clock period Ext (tSC + tCO1) | 30 |  | ns |
| fMAX1 | Internal feedback (1/tSC+tCF) ${ }^{11}$ | 41.6 |  | MHz |
| fMAX2 | External Feedback (1/tCP) ${ }^{11}$ | 33.3 |  | MHz |
| fMAX3 | No Feedback (1/tCL+tCH) ${ }^{11}$ | 38.4 |  | MHz |
| tAW | Asynchronous Reset Pulse Width | 25 |  | ns |
| tAP | Input to Asynchronous Reset |  | 25 | ns |
| tAR | Asynchronous Reset recovery time |  | 25 | ns |
| tRESET | Power-on reset time for registers in clear state ${ }^{12}$ |  | 5 | $\mu \mathrm{s}$ |

## Switching Waveforms



## Notes:

1. Minimum DC input is -0.5 V , however, inputs may undershoot to -2.0 V for periods less than 20 ns .
2. VI and VO are not specified for program/verify operation.
3. Test Points for Clock and VCC in tR and tF are referenced at the 10\% and $90 \%$ levels.
4. I/O pins are OV and VCC.
5. "Input" refers to an input pin signal.
6. tOE is measured from input transition to $\mathrm{VREF} \pm 0.1 \mathrm{~V}$, TOD is measured from input transition to $\mathrm{VOH}-0.1 \mathrm{~V}$ or $\mathrm{VOL}+0.1 \mathrm{~V}$; VREF=VL
7. Capacitances are tested on a sample basis.
8. Test conditions assume: signal transition times of 3ns or less from the $10 \%$ and $90 \%$ points, timing reference levels of 1.5 V (Unless otherwise specified)
9. Test one output at a time for a duration of less than 1 second.
10. ICC for a typical application: This parameter is tested with the device programmed as a 10-bit Counter
11. Parameters are not $100 \%$ tested. Specifications are based on initial characterization and are tested after any design process modification that might affect operational frequency.
12. All inputs at GND.

## PEEL ${ }^{\text {TM }}$ Device and Array Test Loads



| Technology | R1 | $\mathbf{R 2}$ | $\mathbf{R}_{\mathbf{L}}$ | $\mathbf{V}_{\mathbf{L}}$ | $\mathbf{C}_{\mathbf{L}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CMOS | $480 \mathrm{k} \Omega$ | $480 \mathrm{k} \Omega$ | $228 \mathrm{k} \Omega$ | 2.375 V | 33 pF |
| TTL | $235 \Omega$ | $159 \Omega$ | $95 \Omega$ | 2.02 V | 33 pF |

Ordering Information

| Part Number | Speed | Temperature | Package |
| :---: | :---: | :---: | :---: |
| PEEL22CV10AZP-25 | 25 ns | Commercial | 24 -pin Plastic DIP |
| PEEL22CV10AZJ-25 | 25 ns | Commercial | 28 -pin PLCC |
| PEEL22CV10AZS-25 | 25 ns | Commercial | 24 -pin SOIC |
| PEEL22CV10AZT-25 | 25 ns | Commercial | 24 -pin TSSOP |
| PEEL22CV10AZPI-25 | 25 ns | Industrial | 24 -pin Plastic DIP |
| PEEL22CV10AZJI-25 | 25 ns | Industrial | 28 -pin PLCC |
| PEEL22CV10AZSI-25 | 25 ns | Industrial | 24 -pin SOIC |
| PEEL22CV10AZTI-25 | 25 ns | Industrial | 24 -pin TSSOP |

## Part Number

Device Suffix
PEEL ${ }^{\text {TM }}$ 22CV10AZ $\overline{\text { PI-25 }}$

Speed
$-25=25$ ns tpd

Temperature Range
(Blank) = Commercial 0 to $+70^{\circ} \mathrm{C}$
I = Industrial -40 to $+85^{\circ} \mathrm{C}$

PEELTM 22CV10AZ

