

#### SEMICONDUCTOR.INC.



The TQ8015 is a non-blocking 16 x 16 digital crosspoint switch capable of data rates greater than 1.25 Gigabits per second per port. Utilizing a fully differential internal data path and ECL I/O, the TQ8015 offers a high data rate with exceptional signal fidelity. The symmetrical switching and noise rejection characteristics inherent in differential logic result in low jitter and signal skew. The TQ8015 is ideally suited for digital video, data communications and telecommunication switching applications.

The non-blocking architecture uses 16 fully independent 16:1 multiplexers (see diagram on page 2), allowing each output port to be independently programmed to any input port. The switch is configured by sequentially loading each multiplexer's 4-bit program latch (OA0:3) with the desired input port address (IA0:3) and enabling the LOAD pin. When complete, the CONFIGURE pin is strobed and all new configurations are simultaneously transferred into the switch multiplexers. Data integrity is maintained on all unchanged data paths.

#### Electrical Characteristics

|                                 | Min  | Max  | Units        |
|---------------------------------|------|------|--------------|
| Data Rate/Port                  | 1.25 |      | Gb/s         |
| Jitter                          | DZS  | 150  | ps peak-peak |
| Channel Propagation Delay       |      | 2000 | ps           |
| Ch-to-Ch Propagation Delay Skew |      | 500  | ps           |

# TQ8015

# 1.25 Gigabit/sec 16x16 Digital ECL Crosspoint Switch



Typical output waveform with all channels driven

#### Features

- >20 Gb/s aggregate BW
- 1.25 Gb/s/port NRZ data rate
- Non-blocking architecture
- 500 ps delay match
- Differential ECL-level data I/O; CMOS-level control inputs
- · Low jitter and signal skew
- Fully differential data path
- Double buffered configuration latches
- 132-pin MQFP package

#### **Applications**

Telecom/Datacom Switching Hubs and Routers Video Switching



Figure 1. TQ8015 architecture.



Table 1. Absolute Maximum Ratings<sup>5</sup>

| Symbol           | Parameter                                                               | Absolute Max. Rating             | Notes |
|------------------|-------------------------------------------------------------------------|----------------------------------|-------|
| $T_{STOR}$       | Storage Temperature                                                     | −65° C to +150° C                |       |
| T <sub>CH</sub>  | Junction (Channel) Temperature                                          | −65° C to +150° C                | 1     |
| T <sub>C</sub>   | Case Temperature Under Bias                                             | −65° C to +125° C                | 2     |
| V <sub>CC</sub>  | Supply Voltage                                                          | 0 V to +7 V                      | 3     |
| V <sub>EE</sub>  | Supply Voltage                                                          | −7 V to 0 V                      | 3     |
| V <sub>TT</sub>  | Load Termination Supply Voltage                                         | V <sub>EE</sub> to 0 V           | 4     |
| V <sub>IN</sub>  | Voltage Applied to Any ECL Input; Continuous                            | V <sub>EE</sub> -0.5 V to +0.5 V |       |
| I <sub>IN</sub>  | Current Into Any ECL Input; Continuous                                  | −1.0 mA to +1.0 mA               |       |
| V <sub>IN</sub>  | Voltage Applied to Any CMOS Input; Continuous                           | -0.5 V to V <sub>CC</sub> +0.5 V |       |
| I <sub>IN</sub>  | Current Into Any CMOS Input; Continuous                                 | −1.0 mA to +1.0 mA               |       |
| V <sub>out</sub> | Voltage Applied to Any ECL Output                                       | V <sub>EE</sub> -0.5 V to +0.5 V | 4     |
| I <sub>out</sub> | Current From Any ECL Output; Continuous                                 | −40 mA                           |       |
| P <sub>D</sub>   | Power Dissipation per Output $P_{OUT} = (GND - V_{OUT}) \times I_{OUT}$ | 50 mW                            |       |

Notes: 1. For die applications.

- 2. T<sub>C</sub> is measured at case top.
- 3. All voltages specified with respect to GND, defined as OV.
- 4. Subject to I<sub>OUT</sub> and power dissipation limitations.
- 5. Absolute maximum ratings, as detailed in this table, are the ratings beyond which the device's performance may be impaired and/or permanent damage to the device may occur.



Table 2. Recommended Operating Conditions<sup>3</sup>

| Symbol            | Parameter                           | Min  | Тур  | Max  | Units | Notes |
|-------------------|-------------------------------------|------|------|------|-------|-------|
| T <sub>C</sub>    | Case Operating Temperature          | 0    |      | 85   | °C    | 1     |
| V <sub>CC</sub>   | Supply Voltage                      | 4.5  |      | 5.5  | V     |       |
| V <sub>EE</sub>   | Supply Voltage                      | -5.5 |      | -4.5 | V     |       |
| Vπ                | Load Termination Supply Voltage     |      | -2.0 |      | V     | 2     |
| R <sub>LOAD</sub> | Output Termination Load Resistance  |      | 50   |      | Ω     | 2     |
| Θ <sub>JC</sub>   | Thermal Resistance Junction to Case |      |      | 7    | °C/W  |       |

- Notes: 1.  $T_C$  measured at case top. Use of adequate heatsink is required. 2. The  $V_{TT}$  and  $R_{LOAD}$  combination is subject to maximum output current and power restrictions.
  - 3. Functionality and/or adherence to electrical specifications is not implied when the device is subjected to conditions that exceed, singularly or in combination, the operating range specified.

Table 3. Pin Descriptions

| Signal                    | Name/Level                                           | Description                                                                                                                                                                                                                                                |     |     |     |             |  |
|---------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------------|--|
| 10 to 115,<br>NIO to NI15 | Data input true and complement.<br>Differential ECL  | Differential data input ports.                                                                                                                                                                                                                             |     |     |     |             |  |
| 00 to 015,<br>N00 to N015 | Data output true and complement.<br>Differential ECL | Differential data output ports.                                                                                                                                                                                                                            |     |     |     |             |  |
| IA0:3                     | Input address, CMOS                                  | Input port selection address that is written into the selected output port program latches (OA0:3).                                                                                                                                                        |     |     |     |             |  |
|                           |                                                      | <u>IA3</u>                                                                                                                                                                                                                                                 | IA2 | IA1 | IA0 | Input port  |  |
|                           |                                                      | 0                                                                                                                                                                                                                                                          | 0   | 0   | 0   | 0           |  |
|                           |                                                      | 0                                                                                                                                                                                                                                                          | 0   | 0   | 1   | 1           |  |
|                           |                                                      | 0                                                                                                                                                                                                                                                          | 0   | 1   | 0   | 2           |  |
|                           |                                                      | :                                                                                                                                                                                                                                                          | :   | :   | :   | :           |  |
|                           |                                                      | 1                                                                                                                                                                                                                                                          | 1   | 1   | 1   | 15          |  |
| OA0:3                     | Output select address, CMOS                          | Output port selection address. Selects the output port program latches to which the input port selection address (IAO:3) is written.                                                                                                                       |     |     |     |             |  |
|                           |                                                      | <u>0A3</u>                                                                                                                                                                                                                                                 | 0A2 | 0A1 | OA0 | Output port |  |
|                           |                                                      | 0                                                                                                                                                                                                                                                          | 0   | 0   | 0   | 0           |  |
|                           |                                                      | 0                                                                                                                                                                                                                                                          | 0   | 0   | 1   | 1           |  |
|                           |                                                      | 0                                                                                                                                                                                                                                                          | 0   | 1   | 0   | 2           |  |
|                           |                                                      | :                                                                                                                                                                                                                                                          | :   | :   | :   | :           |  |
|                           |                                                      | 1                                                                                                                                                                                                                                                          | 1   | 1   | 1   | l 15        |  |
| LOAD                      | CMOS                                                 | Enables the selected output port program latches while set 'high'.<br>Latches the data when set to a 'low' level.                                                                                                                                          |     |     |     |             |  |
| CONFIGURE                 | CMOS                                                 | Transfers the program latches data to the configuration latches and implements the switch changes while set 'high'. Latches the data when set to a 'low' level.                                                                                            |     |     |     |             |  |
| RESET                     | CMOS                                                 | Sets the switch into broadcast or pass-through configuration, overwriting existing configurations.  Broadcast mode: All output ports are connected to data input port 0. This mode is selected by applying a RESET "high" pulse with CONFIGURE held "low". |     |     |     |             |  |



#### TQ8015

**Table 4. DC Characteristics**<sup>1</sup> – Within recommended operating conditions, unless otherwise indicated.

| Symbol            | Parameter                              | Min             | Max             | Units | Test Cond.                        | Notes |
|-------------------|----------------------------------------|-----------------|-----------------|-------|-----------------------------------|-------|
| $V_{IH}$          | ECL Input Voltage High                 | -1100           | -500            | mV    |                                   |       |
| V <sub>IL</sub>   | ECL Input Voltage Low                  | V <sub>TT</sub> | -1500           | mV    |                                   |       |
| I <sub>IH</sub>   | ECL Input Current High                 |                 | +30             | μА    | V <sub>IH</sub> = -0.7 V          |       |
| I <sub>IL</sub>   | ECL Input Current Low                  | -30             |                 | μА    | V <sub>IL</sub> = -2.0 V          |       |
| V <sub>ICM</sub>  | ECL Input Common Mode Voltage          | -1500           | -1100           | mV    |                                   |       |
| V <sub>IDIF</sub> | ECL Input Differential Voltage (pk-pk) | 400             | 1200            | mV    |                                   |       |
| V <sub>IH</sub>   | CMOS Input Voltage High                | 3.5             | V <sub>CC</sub> | V     |                                   |       |
| V <sub>IL</sub>   | CMOS Input Voltage Low                 | 0               | 1.5             | V     |                                   |       |
| I <sub>IH</sub>   | CMOS Input Current High                |                 | +100            | μА    | V <sub>IH</sub> = V <sub>CC</sub> |       |
| I <sub>IL</sub>   | CMOS Input Current Low                 |                 | -100            | μА    | V <sub>IL</sub> = 0 V             |       |
| V <sub>OCM</sub>  | ECL Output Common Mode                 | -1500           | -1100           | mV    |                                   |       |
| V <sub>ODIF</sub> | ECL Output Differential Voltage        | 600             |                 | mV    |                                   |       |
| V <sub>OH</sub>   | ECL Output Voltage High                | -1000           | -600            | mV    |                                   |       |
| V <sub>OL</sub>   | ECL Output Voltage Low                 | V <sub>TT</sub> | -1600           | mV    |                                   |       |
| I <sub>OH</sub>   | ECL Output Current High                | 20              | 27              | mA    |                                   |       |
| I <sub>OL</sub>   | ECL Output Current Low                 | 0               | 8               | mA    |                                   |       |
| I <sub>CC</sub>   | Power Supply Current (+)               |                 | 20              | mA    |                                   |       |
| I <sub>EE</sub>   | Power Supply Current (-)               |                 | -950            | mA    |                                   |       |

Notes: 1. Test conditions unless otherwise indicated:  $V_{TT} = -2.0 \text{ V}$ ,  $R_{LOAD} = 50 \text{ W}$  to  $V_{TT}$ .

**Table 5. AC Characteristics**<sup>1</sup> – Within recommended operating conditions, unless otherwise indicated.

| Symbol          | Parameter                       | Min | Тур | Max  | Units    | Notes |
|-----------------|---------------------------------|-----|-----|------|----------|-------|
|                 | Maximum Data Rate/Port          |     |     | 1.25 | Gb/s     | 1,2   |
|                 | Jitter                          |     |     | 150  | ps pk-pk | 1     |
| T <sub>1</sub>  | Channel Propagation Delay       |     |     | 2000 | ps       |       |
| T <sub>2</sub>  | Ch-to-Ch Propagation Delay Skew |     |     | 500  | ps       |       |
| T <sub>3</sub>  | CONFIG to Data Out (Oi) Delay   |     |     | 5    | ns       |       |
| T <sub>4</sub>  | LOAD Pulse Width                | 7   |     |      | ns       |       |
| T <sub>5</sub>  | CONFIG Pulse Width              | 7   |     |      | ns       |       |
| T <sub>6</sub>  | IAi to LOAD High Setup Time     | 0   |     |      | ns       |       |
| T <sub>7</sub>  | LOAD to IAi Low Hold Time       | 3   |     |      | ns       |       |
| T <sub>8</sub>  | OAi to LOAD High Setup Time     | 0   |     |      | ns       |       |
| Tg              | LOAD to OAi Low Hold Time       | 3   |     |      | ns       |       |
| T <sub>10</sub> | Load ↑ to CONFIG ↑              | 0   |     |      | ns       |       |
| T <sub>11</sub> | RESET Pulse Width               | 10  |     |      | ns       |       |
| $T_{R,F}$       | Output Rise or Fall Time        |     | 250 | 400  | ps       | 3     |

Notes: 1. Test conditions:  $V_{TT} = -2.0 \text{ V}$ ,  $R_{LOAD} = 50 \text{ W}$  to  $V_{TT}$ ; ECL inputs:  $V_{IH} = -1.1 \text{ V}$ ;  $V_{IL} = -1.5 \text{ V}$ ; CMOS inputs:  $V_{IH} = 3.5 \text{ V}$ ,  $V_{IL} = 1.5 \text{ V}$ ; ECL outputs:  $V_{OH} \ge -1.0 \text{ V}$ ,  $V_{OL} \le -1.6 \text{ V}$ ; ECL inputs rise and fall times  $\le 1 \text{ ns}$ ; CMOS inputs rise and fall times  $\le 20 \text{ ns}$ . A bit error rate of 1E–13 BER or better for  $2^{23}$ –1PRBS pattern, jitter and rise/fall times are guaranteed through characterization.

<sup>3.</sup> Rise and fall times are measured at the 20% and 80% points of the transition from  $V_{OL}$  max to  $V_{OL}$  min.



<sup>2. 1.2</sup> Gb/s Non-Return-Zero (NRZ) data equivalent to 600 MHz clock signal.

Figure 2. Switch Configuration Timing



Notes: 1. No data loss on unchanged paths.

Figure 5. Reset Timing



Notes: 1. LOAD input must remain LOW to insure correct programming of the switch.

- 2. "Broadcast" is defined as data input 0 to all data outputs (0...15).
- 3. "Pass-through" is defined as data input 0 to data output 0, data input 1 to data output 1, and so on.



## TQ8015

## **Typical Performance Data**

Figure 4. Data Eye Closure

Percent RMS vs. Data Rate (typical)



Figure 5. Data Eye Closure

Time & Amplitude vs Data Rate (typical)



Figure 6. RMS Jitter vs. Data Rate (typical)



Figure 7. Package Pinout





Figure 8. Mechanical Dimensions (in inches)



# **TQ8015-Q** 1.25 16x16 Gb/s ECL Crosspoint Switch

#### Additional Information

For latest specifications, additional product information, worldwide sales and distribution locations, and information about TriQuint:

Web: www.triquint.com Tel: (503) 615-9000 Email: sales@tqs.com Fax: (503) 615-8900

For technical questions and additional information on specific applications:

Email: applications@tqs.com

The information provided herein is believed to be reliable; TriQuint assumes no liability for inaccuracies or omissions. TriQuint assumes no responsibility for the use of this information, and all such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. TriQuint does not authorize or warrant any TriQuint product for use in life-support devices and/or systems.

Copyright © 1997 TriQuint Semiconductor, Inc. All rights reserved.

Revision 1.1.A November 1997

