捷多邦,专业PCB打样工厂PR信LIMINARY 时加急出货

# int 8098/8398/8798 COMMERCIAL/EXPRESS HMOS MICROCONTROLLER

8798: an 8098 with 8 Kbytes of On-Chip EPROM 8398: an 8098 with 8 Kbytes of On-Chip ROM

- 232 Byte Register File
- **Register-to-Register Architecture**

查询TP8398供应商

- 10-Bit A/D Converter with S/H
- Two 8-Bit and Two 4-Bit I/O Ports
- **20 Interrupt Sources**
- **Pulse-Width Modulated Output**
- **ROM/EPROM Lock**
- High Speed I/O Subsystem
- Extended Temperature Available

- Full Duplex Serial Port
- Dedicated Baud Rate Generator
- 6.25 μs 16 x 16 Multiply
- 6.25 μs 32/16 Divide
- 16-Bit Watchdog Timer
- Four 16-Bit Software Timers
- **Two 16-Bit Counter/Timers**
- **Run-Time Programmable EPROM**
- Extended Burn-In Available

The MCS®-96 family of 16-bit microcontrollers consists of many members, all of which are designed for highspeed control functions. The 8X98 members were designed specifically for those applications that require the speed of a 16-bit microcontroller but are limited by board space and cost requirements to an 8-bit external bus. The 8X98 members are produced using Intel's HMOS-III process.

The CPU supports bit, byte, and word operations. Thirty-two bit double-words are supported for a subset of the instruction set. With a 12 MHz input frequency the 8098 can do a 16-bit addition in 1.0 µs and a 16 x 16-bit multiply or 32/16 divide in 6.25 µs. Instruction execution times average 1 to 2 µs in typical applications.

Four high-speed trigger inputs are provided to record the times at which external events occur. Six high-speed pulse generator outputs are provided to trigger external events at preset times. The high-speed output unit can simultaneously perform software timer functions. Up to four 16-bit software timers can be in operation at once.

The on-chip A/D converter includes a Sample and Hold, and converts up to 4 multiplexed analog input channels to 10-bit digital values. With a 12 MHz crystal, each conversion takes 22 µs.





Figure 1. 8X98 Block Diagram

270532-1

# intel

Also provided on-chip are a serial port, a Watchdog Timer and a pulse-width modulated output signal.

With the commercial (standard) temperature option, operational characteristics are guaranteed over the temperature range of 0°C to +70°C. With the extended temperature range option, operational characteristics are guaranteed over the temperature range of -40°C to +85°C. Unless otherwise noted, the specifications are the same for both options.

With the extended burn-in option, the burn-in is dynamic for a minimum time of 160 hours at 125°C with  $V_{CC} = 5.5V \pm 0.5V$ , following the guidelines in MIL-STD-883, Method 1015.

See the Packaging information for extended temperature and extended burn-in designators.



Figure 2. 8X98 Memory Map



## PACKAGING

The 8098 is available in a 48-pin package with and without on-chip ROM or EPROM. The MCS-96 numbering system for the 8X98 devices is shown in Figure 4. Figure 6 shows the pinout for the 48-pin package. The 48-pin version is offered in a Dual-In-Line package.

| Factory<br>Masked | CPU    | Us<br>Program |        |
|-------------------|--------|---------------|--------|
| ROM               |        | EPROM         | OTP    |
| 48-Pin            | 48-Pin | 48-Pin        | 48-Pin |
| 8398              | 8098   | 8798          | 8798   |

#### Figure 3. MCS®-96 Packaging—8098

Package Designators: C = Ceramic DIP **Prefix Designators:** T = Extended Temperature

P = Plastic DIP

L = Extended Temperature with 160 Hours Burn-In

| Package Type    | θja    | θ <sub>jc</sub> |
|-----------------|--------|-----------------|
| 48L Plastic DIP | 38°C/W | 19°C/W          |
| 48L Ceramic DIP | 26°C/W | 6.5°C/W         |

#### Figure 4. 8X98 Thermal Characteristics

All thermal impedance data is approximate for static air conditions at 1W of power dissipation. Values will change depending on operating conditions and application. See the Intel *Packaging Handbook* (Order Number 240800) for a description of Intel's thermal impedance test methodology.

# int<sub>e</sub>l.



Figure 5. 48-Pin Package



# **PIN DESCRIPTIONS**

| Symbol           | Name and Function                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| V <sub>CC</sub>  | Main supply voltage (5V).                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| V <sub>SS</sub>  | Digital circuit ground (0V). There are two V <sub>SS</sub> pins, both of which must be connected.                                                                                                                                                                                                                                                                                                        |  |  |  |
| V <sub>PD</sub>  | RAM standby supply voltage (5V). This voltage must be present during normal operation. In a Power Down condition (i.e. $V_{CC}$ drops to zero), if RESET is activated before $V_{CC}$ drops below spec and $V_{PD}$ continues to be held within spec., the top 16 bytes in the Register File will retain their contents.                                                                                 |  |  |  |
| V <sub>REF</sub> | Reference voltage for the A/D converter (5V). $V_{REF}$ is also the supply voltage to the analog portion of the A/D converter and the logic used to read Port 0. Must be connected for A/D and Port 0 to function.                                                                                                                                                                                       |  |  |  |
| ANGND            | Reference ground for the A/D converter. Must be held at nominally the same potential as $\ensuremath{V_{SS}}$                                                                                                                                                                                                                                                                                            |  |  |  |
| V <sub>PP</sub>  | Programming voltage for the EPROM devices. It should be 12.75V when programming and will float to 5V otherwise. The pin should not be above $V_{CC}$ for ROM or CPU devices. This pin must float in the application circuit on EPROM devices.                                                                                                                                                            |  |  |  |
| XTAL1            | Input of the oscillator inverter and of the internal clock generator.                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| XTAL2            | Output of the oscillator inverter.                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| RESET            | Reset input to the chip. Input low for a minimum 10XTAL1 cycles to reset the chip. The subsequent low-to-high transition re-synchronizes CLKOUT and commences a 10-state-time RESET sequence.                                                                                                                                                                                                            |  |  |  |
| ĒĀ               | Input for memory select (External Access). $\overline{EA}$ equal to a TTL-high causes memory accesses to locations 2000H through 3FFFH to be directed to on-chip ROM. $\overline{EA}$ equal to a TTL-low causes accesses to these locations to be directed to off-chip memory. $\overline{EA}$ equal to + 12.75V causes the device to enter the Programming Mode.                                        |  |  |  |
| ALE/ADV          | Address Latch Enable or Address Valid output, as selected by CCR. Both pin options provide<br>a latch to demultiplex the address from the address/data bus. When the pin is ADV, it goes<br>inactive high at the end of the bus cycle. ALE/ADV is activated only during external memory<br>accesses.                                                                                                     |  |  |  |
| RD               | Read signal output to external memory. RD is activated only during external memory reads.                                                                                                                                                                                                                                                                                                                |  |  |  |
| WR               | Write output to external memory. WR is activated only during external memory writes.                                                                                                                                                                                                                                                                                                                     |  |  |  |
| READY            | Ready input to lengthen external memory cycles. If the pin is low prior to the falling edge of CLKOUT, the memory controller goes into a wait mode until the next positive transition of CLKOUT occurs with READY high. When the external memory is not being used, READY has no effect. Internal control of the number of wait states inserted into a bus cycle held not ready is available in the CCR. |  |  |  |

# PIN DESCRIPTIONS (Continued)

| Symbol        | Name and Function                                                                                                                                                                                                                                               |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HSI           | Inputs to High Speed Input Unit. Four HSI pins are available: HSI.0, HSI.1, HSI.2 and HSI.3. Two of them (HSI.2 and HSI.3) are shared with the HSO Unit.                                                                                                        |
| HSO           | Outputs from High Speed Output Unit. Six HSO pins are available: HSO.0, HSO.1, HSO.2, HSO.3, HSO.4 and HSO.5. Two of them (HSO.4 and HSO.5) are shared with the HSI Unit.                                                                                       |
| Port 0        | 4-bit high impedance input-only port. These pins can be used as digital inputs and/or as analog inputs to the on-chip A/D converter.                                                                                                                            |
| Port 2        | 4-bit multi-functional port. Its pins are shared with other functions in the 8098.                                                                                                                                                                              |
| Ports 3 and 4 | 8-bit bidirectional I/O ports with open drain outputs. These pins are shared with the multiplexed address/data bus which has strong internal pullups. Ports 3 and 4 are also used as a command, address and data path by EPROM devices in the Programming Mode. |
| PMODE         | Determines the EPROM programming mode.                                                                                                                                                                                                                          |
| PACT          | A low signal in Auto Programming Mode indicates that programming is in progress. A high signal indicates programming is complete.                                                                                                                               |
| PVAL          | A low signal in Auto Programming Mode indicates that the device programmed correctly.                                                                                                                                                                           |
| SALE          | A falling edge in Auto Programming Mode indicates that Ports 3 and 4 contain valid programming address/command information (output from master).                                                                                                                |
| SPROG         | A falling edge in Auto Programming Mode indicates that Ports 3 and 4 contain valid programming data (output from master).                                                                                                                                       |
| SID           | Assigns a pin of Ports 3 and 4 to each slave to pass programming verification.                                                                                                                                                                                  |
| PALE          | A falling edge in Slave Programming Mode and Auto Configuration Byte Programming<br>Mode indicates that Ports 3 and 4 contain valid programming address/command<br>information (input to slave).                                                                |
| PROG          | A falling edge in Slave Programming Mode indicates that Ports 3 and 4 contain valid programming data (input to slave).                                                                                                                                          |
| PVER          | A high signal in Slave Programming Mode and Auto Configuration Byte Programming<br>Mode indicates the byte programmed correctly.                                                                                                                                |
| PVAL          | A high signal in Slave Programming Mode indicates the device programmed correctly.                                                                                                                                                                              |
| PDO           | A low signal in Slave Programming Mode indicates that the PROG pulse was applied for longer than allowed.                                                                                                                                                       |



### ELECTRICAL CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS\*

| Ambient Temperature Under Bias - 55°C to + 125°C |
|--------------------------------------------------|
| Storage Temperature60°C to +150°C                |
| Voltage from EA or VPP                           |
| to $V_{SS}$ or ANGND0.3V to + 13.0V              |
| Voltage from Any Other Pin to                    |
| $V_{SS}$ or ANGND                                |
| Average Output Current from Any Pin10 mA         |
| Power Dissipation <sup>(2)</sup> 1.5W            |
|                                                  |

NOTES:

1. This includes  $V_{\text{PP}}$  on ROM and CPU only devices.

2. Power dissipation is based on package heat transfer limitations, not device power consumption.

## **OPERATING CONDITIONS**

(All characteristics specified in this data sheet apply to these operating conditions unless otherwise noted.)

| Symbol          | Parameter                                       | Min  | Max  | Units |
|-----------------|-------------------------------------------------|------|------|-------|
| TA              | Ambient Temperature Under Bias Commercial Temp. | 0    | + 70 | С     |
| TA              | Ambient Temperature Under Bias Extended Temp.   | -40  | + 85 | С     |
| V <sub>CC</sub> | Digital Supply Voltage                          | 4.50 | 5.50 | v     |
| VREF            | Analog Supply Voltage                           | 4.50 | 5.50 | v     |
| Fosc            | Oscillator Frequency                            | 6.0  | 12   | MHz   |
| V <sub>PD</sub> | Power-Down Supply Voltage                       | 4.50 | 5.50 | v     |

#### NOTE:

ANGND and VSS should be nominally at the same potential.

### **DC CHARACTERISTICS**

| Symbol          | Parameter                                           | Min  | Max   | Units | Test Conditions                  |
|-----------------|-----------------------------------------------------|------|-------|-------|----------------------------------|
| lcc             | V <sub>CC</sub> Supply Current Commercial Temp.     |      | 240   | mA    | All Outputs                      |
| Icc             | V <sub>CC</sub> Supply Current Extended Temp.       |      | 270   | mA    | Disconnected.                    |
| ICC             | $V_{CC}$ Supply Current (T <sub>A</sub> $\ge$ 70°C) |      | 185   | mA    |                                  |
| I <sub>PD</sub> | V <sub>PD</sub> Supply Current                      |      | 1     | mA    | Normal operation and Power-Down. |
| IREF            | VREF Supply Current Commercial Temp.                |      | 8     | mA    |                                  |
| IREF            | VREF Supply Current Extended Temp.                  |      | 10    | mA    |                                  |
| VIL             | Input Low Voltage                                   | -0.3 | + 0.8 | V     |                                  |

NOTICE: This data sheet contains preliminary information on new products in production. It is valid for the devices indicated in the revision history. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

## DC CHARACTERISTICS (Continued)

| Symbol           | Parameter                                                                 | Min   | Max                   | Units | Test Conditions                             |
|------------------|---------------------------------------------------------------------------|-------|-----------------------|-------|---------------------------------------------|
| VIH              | Input High Voltage<br>(Except RESET, NMI, XTAL1)                          | 2.0   | V <sub>CC</sub> + 0.5 | V     |                                             |
| V <sub>IH1</sub> | Input High Voltage, RESET Rising                                          | 2.4   | V <sub>CC</sub> + 0.5 | V     |                                             |
| V <sub>IH2</sub> | Input High Voltage, RESET Falling Hysteresis                              | 2.1   | V <sub>CC</sub> + 0.5 | V     |                                             |
| V <sub>IH3</sub> | Input High Voltage, NMI, XTAL1                                            | 2.2   | V <sub>CC</sub> + 0.5 | V     |                                             |
| I <sub>LI</sub>  | Input Leakage Current to each pin of HSI, P3, P4, and to P2.1.            |       | ± 10                  | μA    | $V_{in} = 0$ to $V_{CC}$                    |
| I <sub>U1</sub>  | DC Input Leakage Current to each pin of P0                                |       | + 3                   | μΑ    | $V_{in} = 0$ to $V_{CC}$                    |
| lін              | Input High Current to EA                                                  |       | 100                   | μΑ    | $V_{IH} = 2.4V$                             |
| IIL              | Input Low Current to each pin of P1 and to P2.6, P2.7 Commercial Temp.    |       | - 125                 | μΑ    | V <sub>IL</sub> = 0.45V                     |
| հլ               | Input Low Current to each pin of P1 and to P2.6, P2.7 Extended Temp.      |       | - 150                 | μΑ    |                                             |
| I <sub>IL1</sub> | Input Low Current to RESET                                                | -0.25 | -2                    | mA    | V <sub>IL</sub> = 0.45V                     |
| l <sub>iL2</sub> | Input Low Current P2.2                                                    |       | - 50                  | μA    | $V_{IL} = 0.45V$                            |
| V <sub>OL</sub>  | Output Low Voltage on P3, P4 when used as ports                           |       | 0.45                  | V     | i <sub>OL</sub> = 0.8 mA<br>(Note 1)        |
| V <sub>OL1</sub> | Output Low Voltage on P3, P4 when used as ports                           |       | 0.75                  | V     | I <sub>OL</sub> = 2.0 mA<br>(Notes 1, 2, 3) |
| V <sub>OL2</sub> | Output Low Voltage on Standard Output<br>pins, RESET and Bus/Control Pins |       | 0.45                  | V     | I <sub>OL</sub> = 2.0 mA<br>(Notes 1, 2, 3) |
| V <sub>OH1</sub> | Output High Voltage on Standard Output<br>pins and Bus/Control pins       | 2.4   |                       | v     | l <sub>OH</sub> = −200 μA<br>(Note 1)       |
| Юнз              | Output High Current on RESET                                              | -50   |                       | μΑ    | V <sub>OH</sub> = 2.4V                      |
| Cs               | Pin Capacitance (Any Pin to V <sub>SS</sub> )                             |       | 10                    | рF    | F <sub>TEST</sub> = 1.0 MHz                 |

#### NOTES:

1. Standard Output Pins include TXD, RXD (Mode 0 only), PWM, and HSO pins. Bus/Control pins include ALE, RD, WR, AD0-AD7 and A8-A15.

- 2. Maximum current per pin must be externally limited to the following values if  $V_{OL}$  is held above 0.45V.  $I_{OL}$  on Ports 3 and 4 when used as ports: 4.0 mA
  - I<sub>OL</sub> on standard output pins and RESET: 8.0 mA
  - I<sub>OL</sub> on Bus/Control pins: 2.0 mA

3. During normal (non-transient) operation the following limits apply:

- Total IOL on P2.0, RESET and all HSO pins must not exceed 15 mA.
  - Total IOL on Port 3 must not exceed 10 mA.
  - Total IOL on P2.5 and Port 4 must not exceed 20 mA.



# AC CHARACTERISTICS Test Conditions: Load Capacitance on Output Pins = 80 pF

| Symbol               | Parameter                         | Min                     | Max                                     | Units |
|----------------------|-----------------------------------|-------------------------|-----------------------------------------|-------|
| TLLYV                | End of ALE/ADV to READY Valid     |                         | 2 T <sub>OSC</sub> - 70                 | ns    |
| TLLYH                | End of ALE/ADV to READY High      | 2 T <sub>OSC</sub> + 40 | 4 T <sub>OSC</sub> - 80                 | ns    |
| TYLYH                | Non-Ready Time                    |                         | 1000                                    | ns    |
| TAVDV <sup>(1)</sup> | Address Valid to Input Data Valid |                         | 5 T <sub>OSC</sub> - 120 <sup>(2)</sup> | ns    |
| T <sub>RLDV</sub>    | RD Active to Input Data Valid     |                         | 3 T <sub>OSC</sub> - 100(2)             | ns    |
| TRHDX                | Data Hold after RD Inactive       | 0                       |                                         | ns    |
| T <sub>RHDZ</sub>    | RD Inactive to Input Data Float   | 0                       | T <sub>OSC</sub> – 25                   | ns    |

# TIMING REQUIREMENTS (The system must meet these specifications to work with the 8X98.)

#### NOTE:

1. The term "Address Valid" applies to A0-A15. 2. If wait states are used, add 3 Tosc  $\bullet$  N where N = number of states.

# TIMING RESPONSES (8X98 devices meet these specs.)

| Symbol                           | Parameter                                      | Min                        | Max                                  | Units |
|----------------------------------|------------------------------------------------|----------------------------|--------------------------------------|-------|
| F <sub>XTAL</sub>                | Oscillator Frequency                           | 6.0                        | 12.0                                 | MHz   |
| TOSC                             | Oscillator Period                              | 83                         | 166                                  | ns    |
| TLHLL                            | ALE/ADV High Time                              | T <sub>OSC</sub> - 30      | T <sub>OSC</sub> + 35 <sup>(3)</sup> | ns    |
| T <sub>AVLL</sub> <sup>(4)</sup> | Address Setup to End of ALE/ADV                | T <sub>OSC</sub> - 50      |                                      | ns    |
| T <sub>RLAZ</sub> (5)            | RD or WR Low to Address Float Commercial Temp. | Typ. = 0                   | 10                                   | ns    |
| T <sub>RLAZ</sub> (5)            | RD or WR Low to Address Float Extended Temp.   |                            | 25                                   | ns    |
| T <sub>LLRL</sub>                | End of ALE/ADV to RD Active                    | T <sub>OSC</sub> - 40      |                                      | ns    |
| T <sub>LLAX</sub> (5)            | Address Hold after End of ALE/ADV              | T <sub>OSC</sub> - 40      |                                      | ns    |
| T <sub>WLWH</sub> (6)            | WR Pulse Width                                 | 3 T <sub>OSC</sub> - 35(2) | •                                    | ns    |
| T <sub>WLWH</sub> (7)            | WR Pulse Width                                 | 2 T <sub>OSC</sub> - 35(2) | 2 T <sub>OSC</sub> + 40              | ns    |
| TQVWH                            | Output Data Valid to End of WR                 | 3 T <sub>OSC</sub> - 60(2) |                                      | ns    |
| TWHQX                            | Output Data Hold after WR                      | T <sub>OSC</sub> - 50      |                                      | ns    |
| TWHLH                            | End of WR to ALE/ADV High                      | T <sub>OSC</sub> - 75      |                                      | ns    |
| T <sub>RLRH</sub>                | RD Pulse Width                                 | 3 T <sub>OSC</sub> - 30(2) |                                      | ns    |

# int<sub>el</sub>.

#### 8098/8398/8798

### TIMING RESPONSES (8X98 devices meet these specs.) (Continued)

| Symbol                | Parameter                   | Min                     | Max                     | Units |
|-----------------------|-----------------------------|-------------------------|-------------------------|-------|
| T <sub>RHLH</sub>     | End of RD to ALE/ADV High   | T <sub>OSC</sub> – 45   |                         | ns    |
| T <sub>RHBX</sub>     | RD High to A8-A15 Inactive  | T <sub>OSC</sub> – 25   | T <sub>OSC</sub> + 30   | ns    |
| Т <sub>WHBX</sub>     | WR High to A8-A15 Inactive  | T <sub>OSC</sub> - 50   | T <sub>OSC</sub> + 100  | ns    |
| T <sub>LLWL</sub> (6) | ALE/ADV Low to WR Low       | T <sub>OSC</sub> - 40   |                         | ns    |
| T <sub>LLWL</sub> (7) | ALE/ADV Low to WR Low       | 2 T <sub>OSC</sub> - 30 | 2 T <sub>OSC</sub> + 55 | ns    |
| T <sub>QVWL</sub> (6) | Output Data Valid to WR Low | T <sub>OSC</sub> - 60   |                         | ns    |
| T <sub>QVWL</sub> (7) | Output Data Valid to WR Low | T <sub>OSC</sub> - 30   |                         | ns    |

#### NOTES:

2. If more than one wait state is desired, add 3 Tosc for each additional wait state.

Max spec applies only to ALE. Min spec applies to both ALE and ADV.
The term "Address Valid" applies to AD0–AD7, A8–A15.

5. The term "Address" in this definition applies to AD0-AD7.

6. Write Strobe Mode is not selected.

7. Write Strobe Mode is selected.

# WAVEFORM-SYSTEM BUS TIMINGS



#### NOTES:

1. When ADV selected.

2. When Write Strobe Mode selected

7

# intel

# WAVEFORM-TRLPV



## **EXTERNAL CLOCK DRIVE**

| Symbol              | Parameter            | Min | Max | Units |
|---------------------|----------------------|-----|-----|-------|
| 1/T <sub>OLOL</sub> | Oscillator Frequency | 6   | 12  | MHz   |
| Тонох               | High Time            | 25  |     | ns    |
| TOLOX               | Low Time             | 30  |     | ns    |
| Тогон               | Rise Time            |     | 15  | ns    |
| TOHOL               | Fall Time            |     | 15  | ns    |

### EXTERNAL CLOCK DRIVE WAVEFORMS



An external oscillator may encounter as much as a 100 pF load at XTAL1 when it starts up. This is due to interaction between the amplifier and its feedback capacitance. Once the external signal meets the  $V_{IL}$  and  $V_{IH}$  specifications the capacitance will not exceed 20 pF.

#### **EXTERNAL CRYSTAL CONNECTIONS**



Keep oscillator components close to chip and use short, direct traces to XTAL1, XTAL2 and  $V_{SS}$ . When using crystals, C1 = 30 pF, C2 = 30 pF. When using ceramic resonators, consult manufacturer for recommended capacitor values.

#### AC TESTING INPUT, OUTPUT WAVEFORMS



#### MINIMUM HARDWARE CONFIGURATION CIRCUIT

# EXTERNAL CLOCK CONNECTIONS



#### FLOAT WAVEFORMS





7



## AC CHARACTERISTICS-SERIAL PORT-SHIFT REGISTER MODE

### SERIAL PORT TIMING-SHIFT REGISTER MODE

Test Conditions: Load Capacitance = 80 pF

| Symbol            | Parameter                                      | Min                      | Max                     | Units |
|-------------------|------------------------------------------------|--------------------------|-------------------------|-------|
| T <sub>XLXL</sub> | Serial Port Clock Period                       | 8 T <sub>OSC</sub>       |                         | ns    |
| T <sub>XLXH</sub> | Serial Port Clock Falling Edge to Rising Edge  | 4 T <sub>OSC</sub> - 50  | 4 T <sub>OSC</sub> + 50 | ns    |
| T <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge         | 3 T <sub>OSC</sub>       |                         | ns    |
| T <sub>XHQX</sub> | Output Data Hold After Clock Rising Edge       | 2 T <sub>OSC</sub> - 70  |                         | ns    |
| TXHQV             | Next Output Data Valid After Clock Rising Edge |                          | 2 T <sub>OSC</sub> + 50 | ns    |
| TDVXH             | Input Data Setup to Clock Rising Edge          | 2 T <sub>OSC</sub> + 200 |                         | ns    |
| T <sub>XHDX</sub> | Input Data Hold After Clock Rising Edge        | 0                        |                         | ns    |
| TXHQZ             | Last Clock Rising to Output Float              |                          | 5 T <sub>OSC</sub>      | ns    |

# WAVEFORM-SERIAL PORT-SHIFT REGISTER MODE

### SERIAL PORT WAVEFORM-SHIFT REGISTER MODE



# **A/D CONVERTER SPECIFICATIONS**

The absolute conversion accuracy is dependent on the accuracy and stability of VREF.

| Parameter                                                                       | Typicai*(1)             | Minimum                  | Maximum                  | Units**                    | Notes |
|---------------------------------------------------------------------------------|-------------------------|--------------------------|--------------------------|----------------------------|-------|
| Resolution                                                                      |                         | 1024<br>10               | 1024<br>10               | Levels<br>Bits             |       |
| Absolute Error                                                                  |                         | 0                        | ±4                       | LSBs                       |       |
| Full Scale Error                                                                | $-0.5 \pm 0.5$          |                          |                          | LSBs                       |       |
| Zero Offset Error                                                               | ±0.5                    |                          |                          | LSBs                       |       |
| Non-Linearity                                                                   |                         | 0                        | ±4                       | LSBs                       |       |
| Differential Non-Linearity                                                      |                         | > -1                     | +2                       | LSBs                       |       |
| Channel-to-Channel Matching                                                     |                         | 0                        | ±1                       | LSBs                       |       |
| Repeatability                                                                   | ±0.25                   |                          |                          | LSBs                       |       |
| Temperature Coefficients:<br>Offset<br>Full Scale<br>Differential Non-Linearity | 0.009<br>0.009<br>0.009 |                          |                          | LSB/°C<br>LSB/°C<br>LSB/°C |       |
| Off Isolation                                                                   |                         | - 60                     |                          | dB                         | 1, 3  |
| Feedthrough                                                                     | -60                     |                          |                          | dB                         | 1     |
| V <sub>CC</sub> Power Supply Rejection                                          | -60                     |                          |                          | dB                         | 1     |
| Input Series Resistance                                                         |                         | 1K                       | 5K                       | Ω                          | 4     |
| DC Input Leakage                                                                |                         | 0                        | 3.0                      | μΑ                         |       |
| Sample Delay                                                                    |                         | 3 T <sub>OSC</sub> - 50  | 3 T <sub>OSC</sub> + 50  | ns                         | 2     |
| Sample Time                                                                     |                         | 12 T <sub>OSC</sub> - 50 | 12 T <sub>OSC</sub> + 50 | ns                         |       |
| Sampling Capacitor                                                              | 2                       |                          |                          | pF                         |       |

#### NOTES:

 These values are expected for most parts at 25°C.
\*\* An "LSB", as used here, is defined in the MCS-96 A/D Converter Quick Reference and has a value of approximately 5 mV.

1. DC to 100 KHz.

2. For starting the A/D with an HSO Command.

3. Multiplexer Break-Before-Make Guaranteed.

4. Resistance from device pin, through internal MUX, to sample capacitor.



# **EPROM SPECIFICATIONS**

# EPROM PROGRAMMING OPERATING CONDITIONS

| Symbol                                                              | Parameter                                              | Min   | Max  | Units |
|---------------------------------------------------------------------|--------------------------------------------------------|-------|------|-------|
| TA                                                                  | Ambient Temperature during Programming                 | 20    | 30   | °C    |
| V <sub>CC</sub> , V <sub>PD</sub> , V <sub>REF</sub> <sup>(1)</sup> | Supply Voltages during Programming                     | 4.5   | 5.5  | v     |
| VEA                                                                 | Programming Mode Supply Voltage                        | 9.0   | 13.0 | V(2)  |
| VPP                                                                 | EPROM Programming Supply Voltage                       | 12.50 | 13.0 | V(2)  |
| V <sub>SS</sub> , ANGND <sup>(3)</sup>                              | Digital and Analog Ground                              | 0     | 0    | v     |
| Fosc1                                                               | Oscillator Frequency during Auto and Slave Programming | 6.0   | 6.0  | MHz   |
| F <sub>OSC</sub> 2                                                  | Oscillator Frequency during Run-Time Programming       | 6.0   | 12.0 | MHz   |

#### NOTES:

1. V<sub>CC</sub>, V<sub>PD</sub> and V<sub>REF</sub> should nominally be at the same voltage during programming.

V<sub>CL</sub> v<sub>PD</sub> and v<sub>REF</sub> should rominally be at the same voltage during programming.
V<sub>EA</sub> and V<sub>PP</sub> must never exceed the maximum voltage for any amount of time or the device may be damaged.
V<sub>SS</sub> and ANGND should nominally be at the same voltage (0V) during programming.

# AC EPROM PROGRAMMING CHARACTERISTICS

| Symbol            | Parameter                                | Min                  | Max                              | Units |
|-------------------|------------------------------------------|----------------------|----------------------------------|-------|
| TAVLL             | ADDRESS/COMMAND Valid to PALE Low        | 0                    |                                  | Tosc  |
| T <sub>LLAX</sub> | ADDRESS/COMMAND Hold After PALE Low      | 80                   |                                  | TOSC  |
| TDVPL             | Output Data Setup Before PROG Low        | 0                    |                                  | TOSC  |
| T <sub>PLDX</sub> | Data Hold After PROG Falling             | 80                   |                                  | TOSC  |
| TLLLH             | PALE Pulse Width                         | 180                  |                                  | Tosc  |
| T <sub>PLPH</sub> | PROG Pulse Width                         | 250 T <sub>OSC</sub> | 100 μs +<br>144 T <sub>OSC</sub> | -     |
| TLHPL             | PALE High to PROG Low                    | 250                  |                                  | Tosc  |
| TPHLL             | PROG High to Next PALE Low               | 600                  |                                  | Tosc  |
| TPHDX             | Data Hold After PROG High                | 30                   |                                  | Tosc  |
| TPHVV             | PROG High to PVER/PDO Valid              | 500                  |                                  | Tosc  |
| TLLVH             | PALE Low to PVER/PDO High                | 100                  |                                  | Tosc  |
| T <sub>PLDV</sub> | PROG Low to VERIFICATION/DUMP Data Valid | 100                  |                                  | Tosc  |
| T <sub>SHLL</sub> | RESET High to First PALE Low (not shown) | 2000                 |                                  | Tosc  |

# **DC EPROM PROGRAMMING CHARACTERISTICS**

| Symbol | Parameter                                 | Min | Max | Units |
|--------|-------------------------------------------|-----|-----|-------|
| IPP    | VPP Supply Current (Whenever Programming) |     | 100 | mA    |

#### TOVPL TAVLL TLLAX TPLDX PORTS 3.4 ADDRESS / COMMAND DATA TLELH PALE TPLPH TLHPL TPHLL PROG TAVLL TPLDV TPHDX PORTS 3,4 R WORD DUMP TPHVV терин VALID VALID **PVER** VALID PDO VALID 270532-37

# DIFFERENCES BETWEEN THE

- 1. CCB.1 must be set to a logical 0 on the 8X98.
- 2. The following 8X9XBH pins and corresponding functions are not available on the 8X98:

WAVEFORM—EPROM PROGRAMMING

BUSWIDTH

CLKOUT

NMI

Port 0.0-0.3 (ACH0-3)

8X9XBH AND 8X98

Port 1.0-1.7

Port 2.6

Port 2.7

P2.3 (T2CLK)

P2.4 (T2RST).

# 8X98 ERRATA

Devices covered by this data sheet (see Revision History) have the following errata.

## 1. INDEXED, 3 OPERAND MULTIPLY

The displacement portion of an indexed, three operand (byte or word) multiply may not be in the range of 200H thru 17FFH inclusive. If you must use these displacements, execute an indexed, two operand multiply and a move if necessary.

## 2. HSI FIFO OPERATION

The High Speed Input (HSI) has three deviations from the specifications. Note that "events" are de-

fined as one or more pin transitions. "Entries" are defined as the recording of one or more events.

- A. The resolution is nine states instead of eight states. Events occurring on the same pin more frequently than once every nine states may be lost.
- B. A mismatch between the nine state HSI resolution and the eight state hardware timer causes one time-tag value to be skipped every nine timer counts. Events may receive a time-tag one count later than expected.
- C. If the FIFO and Holding Register are empty, the first event will transfer into the Holding Register, leaving the FIFO empty again. The next event that occurs will be the first event loaded into the empty FIFO. If the first two events into an **empty** FIFO (not counting the Holding Register) occur coincident with each other, both are recorded as one entry with one time-tag. If the second event occurs within nine states after the first, the events will be entered separately with time-tags at least one count apart. If the second event enters the FIFO coincident with the "skipped" time-tag situation (see B above) the time-tags will be at least two counts apart.

## 3. RESERVED LOCATION 2019H

The 1990 Architectural Overview recommended that address 2019H be filled with hex value 0FFH. The recommendation is now 20H.

### 4. RESERVED LOCATION 201CH

Reading reserved location 201CH, either internally or externally, will return "201C" as data.

#### 5. SERIAL PORT SECTION

Serial Port Flags—Reading SP\_STAT may not clear the TI or RI flag if that flag was set within two state times prior to the read. In addition, the parity error bit (RPE/RB8) may not be correct if it is read within two state times after RI is set. Use the following code to replace ORB sp\_image, SP\_STAT.

SP\_READ: LDB TEMP, SP\_STAT ORB SP\_IMAGE, TEMP JBS TEMP, 5, SP\_READ; if TI is set then read again JBS TEMP, 6, SP\_READ; if RI is set then read again ANDB SP\_IMAGE, #7FH; clear false RB8/RPE ORB SP\_IMAGE, TEMP; load correct RB8/RPE

### DATA SHEET REVISION HISTORY

This data sheet (270532-008) is valid for devices with an "E" at the end of the topside tracking number. Data sheets are changed as new device information becomes available. Verify with your local Intel sales office that you have the latest version before finalizing a design or ordering devices.

The difference between -007 and -008 is the  $I_{OL}/I_{OH}$  for the float waveform testing changed from  $\pm$  15 mA to  $\pm$ 8 mA.

The following differences exist between (-007) data sheet and the (-006).

- 1. The Express (extended temperature and burn-in options) were added to this data sheet. The 8X98 Express data sheet (270914-002) is now obsolete.
- Changes were made to the format of the data sheet and the SFR descriptions were removed. No specification changes were made.
- 3. Added Reserved Location 201CH errata.

The following differences exist between the -006 data sheet and the -005 data sheet.

- 1. The -005 data sheet was valid for devices marked with a "D" at the end of the top side tracking number.
- The following errata were removed: RESET and the Quasi-Bidirectional Ports, Software RESET Timing, and Using T2CLK as the source for Timer2.
- The HSI FIFO Operation errata definition was changed to match a change in the HSI FIFO operation.



The following differences exist between the -005 data sheet and the -004 data sheet.

- Most of the functional description has been removed. This information is in the MCS-96 Architectural Overview.
- 2. Information on programming the Chip Configuration Register has been added.
- 3. T<sub>XHQX</sub> changed from Min = 2 T<sub>OSC</sub> 50 ns to Min = 2 T<sub>OSC</sub> 70 ns.
- 4. T<sub>OLOX</sub> changed from Min = 25 ns to Min = 30 ns.
- 5. Added AC timings specifications to clarify Write Strobe Mode specifications.
- 6. The differences between the 8X9XBH and the 8X98 have been added.
- An errata has been added changing the recommendation for address 2019H from 0FFH to 20H.

Differences between the -004 and -003 data sheets.

- All EPROM programming mode information has been moved to the Hardware Design Information Chapter.
- CCB RESET FETCH and JBS/JBC on Port 0 anamolies have been corrected on the current steppings of the 8X98.
- 3. New information regarding T2CLK and new information about RESET of the Quasi Ports have been added to the Errata section.
- 4. The Extended Reset errata has been eliminated on the silicon and in the data sheet.
- 5. HSI Mode register is undefined until the user code initializes this register.
- 6. Minimum DNL us now > -1 LSB.
- 7. HSI FIFO overflow description added.

Differences between the -002 and -003 data sheets.

- 1. All 8798 EPROM information has been added as a complete section after the Analog Section.
- The chip configuration byte values now indicate the use of WRITE STROBE with 8-bit systems. Write Strobe design text was added to the explanation.
- 3. The interrupt information now includes a worst case timing diagram.
- 4. The EPROM 8798 was added as necessary throughout the text.
- 5. NMI pin information was deleted.
- 6. Reset Register Status was added and the state of the HSO pins after RESET.
- 7. A diagram of the Interrupt Pending Register is now included.

# int<sub>el</sub>.

- 8. A diagram of the PSW Register was added.
- V<sub>IL1</sub> was deleted. This was a RESET pin characteristic that has been improved to match the other characteristics.
- 10. The Differential Non-Linearity specification in the A/D converter specifications was corrected to read + 2 LSBs.
- 11. Power On Reset New information on Extended Reset Time was added to the Errata Section.