## R8069A Line Interface Unit (LIU) #### INTRODUCTION The Rockwell R8069A Line Interface Unit (LIU) is a single chip CMOS device that interfaces the Rockwell R8070 T1/CEPT PCM Transceiver to the physical T-1/CEPT PCM30 transmission medium. The R8069A LIU device contains analog and digital circuits which are based on CMOS technology to support the line interface function required in ISDN primary rate transmission. The R8069A provides capabilities for 4-wire transmission of image, voice, or data signals; clock extraction; line equalization; bipolar violation detection; jitter accommodation; and AIS (Blue Alarm) generation and detection. In addition, the device operates at 1.544 or 2.048 Mbit/s and meets pulse shape and jitter requirements specified by T-1 or PCM30 standards, respectively. The R8069A is ideally suited for image, voice, or data transmission required in ISDN primary rate applications. The device is highly integrated and requires minimal external components. Internal LIU functions allow system designers to minimize their development cost and easily implement a T-1/PCM30 physical interface to primary rate lines without concern about most of the complex details normally associated with such a design. The R8069A also provides a high level of integration which increases system reliability, reduces space and achieves higher levels of performance and quality. ### FEATURES - Compatible with T-1 (1.544 Mbit/s) DSX-1 and PCM30 (2.048 Mbit/s) standards - Selectable T-1 and PCM30 clock rates - Directly compatible with Rockwell R8070 T-1/CEPT PCM Transceiver and R8071 ISDN/DMI Link Layer Controller devices - Meets AT&T Technical Advisory No. 34 for T-1 and CCITT Recommendation G.703 for PCM30 - Meets jitter requirements specified in AT&T Publication 62411 (Oct. 1985) for T-1 and CCITT Recommendation G.823 for PCM30 - Phase locked loop for loop timing applications - Provides line equalization for up to 660 feet of 22-gauge plastic insulated (ABAM) cable for T-1 - Accommodates pulse shape requirements for 75 Ω and 120 Ω lines in PCM30 application and 100 Ω T-1 lines - Intrinsic litter less than 0.05 UI - . Jitter attenuation roll off starts at 2 Hz - Jitter tolerance above 0.4 UI for jitter frequency from 20 kHz to 100 kHz - 8-bit transmitter (TX) elastic store for system-provided timing alignment - 44-bit receiver (RX) elastic store for input fitter and wander accommodation - Provision to bypass RX elastic store - Master/slave timing option - Local and remote loopback modes with automatic RCLK switching - · AIS (Blue Alarm) generation and detection - · Bipolar violation detector - Automatic detection of external line-rate clock (EXCLK) - Automatic centering of phase-lock loop when timing reference is absent - On-chip line drivers, pulse shaping, and TX equalizer - Analog CMOS technology - CMOS/TTL compatible inputs and outputs - Operates from a single +5V power supply - Packaging options - 28-pin plastic DIP Document No. 29300N48 Data Sheet (Preliminary) Order No. 348 June 1989 ## Line Interface Unit (LIU) ### **ORDERING INFORMATION** ### INTERFACE SIGNAL DESCRIPTION The R8069A interfaces directly to the R8070 and R8071 on one side and the DSX-1 or PCM30 demarcation point on the other, through transmit and receive transformers located external to the LIU device (Figure 1). The R8069A LIU interface signals are functionally grouped in Figure 2. Figure 3 shows the R8069A pin assignments. Table 1 describes the R8069A interface signals. Figure 1. R8069A LIU Functional interface Figure 2. R8069A LIU Interface Signals Figure 3. R8069A LIU Pin Assignments Table 1. R8069A Interface Signal Descriptions | Symbol | Pin | VO | Name/Function | |-------------------|-----------------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RXINP, RXINN | 20, 21 | 1 | Receive Data Input P, Receive Data Input N. Receive bipolar data from transmission line. A 1:1 transformer is required on these input lines. | | RPOS, RNEG | 16, 17 | 0 | Receive Unipolar Positive, Receive Unipolar Negative. RPOS and RNEG are the outputs of the received data recovered from RXINP and RXINN AMI line pulses. RPOS and RNEG have TTL levels and are in NRZ format. (These lines can be directly connected to R8070's RPOS and RNEG inputs.) RPOS and RNEG are clocked out at the falling edge of RCLK (when elastic store bypass is enabled) or TCLK (when elastic store bypass is disabled). | | RCLK | 27 | 0 | Received Clock. RCLK is the recovered clock output which is used to clock the receive data outputs, RPOS and RNEG, from the receiver at its falling edge. | | EXCLK | 3 | i | External Clock. EXCLK is a TTL level input. The clock frequency should be 1.544 MHz ±32 ppm for T-1 applications and 2.048 MHz ±50 ppm for PCM30 applications. | | СВ | 23 | i | Center/Bypass Elastic Store. RX elastic store is centered on the rising edge of CB. RX elastic store is bypassed when CB is high. (Minimum pulse width is one clock cycle.) | | BPV | 15 | 0 | Bipolar Violation Detection. Whenever a bipolar violation on the receive data is detected, the BPV generates a positive pulse of one clock interval at the falling edge of TCLK (CB low) or RCLK (CB high). | | ES0, ES1 | 18, 19 | 0 | Error Status. The Error Status is continuously updated on the rising edge of TCLK. | | | | | O AlS Detected. AlS is activated by detection of a string of 2316 ones with no more than one zero. AlS is deactivated when three or more zeros are detected after the AlS detection. O 1 Loss of Signal. Activated when the input signal level drops below 0.5 volts; deactivated when the input signal level rises above 1.0 volts. 1 0 Elastic Buffer Limit. Indicates an overrun/underrun on the elastic store. It is cleared when CB or RESET is activated. Normal Operation. | | TPOS, TNEG | 13, 14 | 1 | Transmit Unipolar Positive, Transmit Unipolar Negative. TPOS and TNEG are the "unipolar paired" input for transmitted data. TPOS and TNEG must have TTL levels and must be in NRZ format. (These lines can be directly connected to R8070 TPOS and TNEG outputs.) They are clocked in at the falling edge of TCLK or EXCLK (see Table 4). There are only three valid states for TPOS/TNEG (10, 01, 00); state 11 is not allowed. | | TXOUTP,<br>TXOUTN | 6, 9 | 0 | Transmit Data Output P, Transmit Data Output N. Transmit bipolar data to transmission line. A 1:2 step up transformer is needed at the output. | | TCLK | 28 | 0 | <b>Transmit Clock.</b> TCLK is the transmit clock output which is generated by the crystal based PLL2. It normally references EXCLK or the receive data input depending on mode. In the absence of EXCLK and receive data, the TCLK reference is the on-chip crystal oscillator center frequency. (See Table 4.) | | SCLK | 2 | 0 | System Clock. SCLK runs at two times the clock rate of TCLK, which is required by the R8071. This output can be directly connected to the R8071 SCLK input. | | ELS1-ELS3 | 24, 25,<br><b>2</b> 6 | 1 | Selectable strap inputs that allow selection of T-1 cable length equalization or the PCM30 line load impedance selection. | | LOOP | 11 | 1 | Loopback Select. LOOP low selects either master or slave. LOOP high selects either local or remote loopback. (See "Mode and Loop Timing" section for details.) | | MODE | 12 | 1 | Mode Select. Mode low selects local loopback or master timing mode. Mode high selects remote loopback or slave. (See "Mode and Loop Timing" section for details.) | | | | | | ## Line Interface Unit (LIU) Table 1. R8069A Interface Signal Descriptions (Cont'd) | Symbol | Pin | 1/O | Name/Function | |--------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RESET | 10 | 1 | Reset. When Reset is asserted, the RX elastic store is centered, the VCO is trained to lock to EXCLK, or the crystal-based PLL2 if EXCLK is absent. This resetting mechanism is disabled when both LOOP and MODE inputs are high. | | XTALA, XTALB | 4, 5 | | XTAL Input pins. Connect an external, parallel resonant, 6.176 MHz or 8.192 MHz crystal to these pins for T-1 or PCM30 application, respectively. NOTE: Do not connect a TTL or CMOS clock source to these pins. | | TVCC | 8 | 1 | Transmit Line Driver Power. +5V power supply for the transmit line driver. | | TGND | 7 | 1 | Transmit Line Driver Ground. Ground for the transmit line driver. | | RVCC | 1 | | Power. +5V power supply. | | RGND | 22 | | Ground. | | | | | | #### **FUNCTIONAL DESCRIPTION** The R8069A LIU contains both analog and digital circuitry which independently process transmit and receive primary rate voice or data information. Circuitry to provide master, slave, local loopback, remote loopback, and their derivatives is also included. A simplified block diagram of the R8069A LIU is depicted in Figure 4. Typical R8069A LIU connections in CEPT and T-1 applications are shown in Figures 5, 6, and 7. P3E D #### TRANSMIT SECTION Unipolar transmit data (TPOS and TNEG) is clocked into the R8069A by the falling edge of TCLK or EXCLK. The transmit data passes through an 8-bit transmit elastic store buffer which can accommodate up to 6 Unit Interval (UI) peak-peak jitter (fj > 10 Hz) and wander (fj < 10 Hz). The transmit data then goes to a line equalizer for pulse shaping and conditioning. The line equalizer will equalize up to 660 feet of ABAM cable (22-gauge plastic insulated cable with characteristics specified in Appendix B of the AT&T Technical Reference Number 34, September 1983)\*. Three encoded inputs, ELS1-ELS3, allow selection of cable length equalization and clock rates (Table 2). Equalization of cable length of 0-660 feet in increments of 110 feet is selectable for T-1 line. A 20 $\Omega$ resistor is required to be connected in series with 75 $\Omega$ coaxial cable connector (see Figure 5). The equalized data is then provided to a line driver. In T-1 applications the driver can drive a twisted pair cable of up to 660 feet. The isolated pulse template at the end of the cable (at DSX-1) meets the pulse shape requirement specified by AT&T Technical Advisory No. 34. In PCM30 mode, the R8069A LIU provides a pulse shape which meets the requirements of CCITT Recommendation G.703. The pulse shape is measured at the output of the transmit transformer. The upper and lower limits of the T-1 or PCM30 pulse template were used to qualify the pulse shape. The DSX-1 pulse template for T-1 is specified by Table 3 and illustrated in Figure 8. The output pulse waveform for PCM30 conforms to the template shown in Figure 9. Table 2. ELS1 - ELS3 Encoding | ELS3 | ELS2 | ELS1 | Cable Length/<br>Line impedance | Clock Rate <sup>1</sup> | |------|------|------|---------------------------------|-------------------------| | L | L | L | 0 - 110 ft | T-1 | | L | L | н | 110 - 220 ft | T-1 | | L | н | L | 220 - 330 ft | T-1 | | L | н | Н | 330 - 440 ft | T-1 | | н | L | L | 440 - 550 ft | T-1 | | н | L | н | 550 - 660 ft | T-1 | | н | Н | L | 75/120 Ω <sup>2.3</sup> | PCM30 | #### NOTES: - 1. T-1 = 1.544 Mbits/s; PCM30 = 2.048 Mbits/s. - 2. See Figures 5 and 6. - If the selected equalization line code is ELS3 = H, ELS2 = H, and ELS1 = L, then a 20 Ω resistor is required at the line side of the transmit transformer (see Figure 5). This is the recommended mode for proper operation in a 75 Ω PCM30 application. For certain $75\Omega$ PCM30 applications, the value ELS3 = H, ELS2 = H, and ELS1 = H may be selected and the $20\Omega$ resistor can be deleted. In this configuration, the pulse shape may not completely conform to CCITT Recommendation G.703 in every case. This method can be used when absolute adherence to G.703 pulse shape is not required. The R8069A was tested using AT&T ABAM cable part no. 606-6/22 R6900. Line Interface Unit (LIU) Figure 4. R8069A LIU Functional Block Diagram 6 Figure 5. Connection to 75 Ohm CEPT Coax Cable Figure 6. Connection to 120 Ohm CEPT Twisted Pair Wires # R8069A Line Interface Unit (LIU) Figure 7. Connection to 100 Ohm T-1 ABAM Cable Table 3. DSX-1 Pulse Template Corner Points (T-1) | Ma | ximum Curve | Minimum Curve | | | |-------------|-----------------------|---------------|-----------------------|--| | ns | Normalized<br>Voltage | ns | Normalized<br>Voltage | | | 0 | 0.05 | 0 | -0.05 | | | 250 | 0.05 | <b>3</b> 50 | -0.05 | | | 325 | 0.80 | <b>3</b> 50 | 0.50 | | | <b>3</b> 25 | 1.15 | 400 | 0.95 | | | 425 | 1.15 | 500 | 0.95 | | | 500 | 1.05 | 600 | 0.90 | | | <b>6</b> 75 | 1.05 | 650 | 0.50 | | | 725 | -0.07 | <b>6</b> 50 | -0.45 | | | 1100 | 0.05 | <b>80</b> 0 | -0.45 | | | 1250 | 0.05 | <b>92</b> 5 | -0.20 | | | | | 1100 | -0.05 | | | | | 1250 | -0.05 | | Figure 8. DSX-1 Isolated Pulse Template (T-1) Line Interface Unit (LIU) R8069A Figure 9. DSX-1 Isolated Pulse Template (PCM30) ### Line Interface Unit (LIU) #### R8069A #### RECEIVE SECTION On the receive side, bipolar input data (RXINP and RXINN) is converted to unipolar signal (RPOS and RNEG). Phase locked loop 1 (PLL1) is used to recover the clock from the incoming bipolar data. A second phase locked loop (PLL2) smooths the clock signal coming from PLL1 or the EXCLK input pin, and generates both Transmit Clock (TCLK) and System Clock (SCLK). TCLK represents the base frequency (1.544 MHz or 2.048 MHz) and SCLK is twice the base frequency. TCLK and SCLK are used as transmit clocks by the R8070 and R8071, respectively. In master mode, PLL2 locks on the EXCLK as a reference if EXCLK is present. In the absence of EXCLK, PLL2 will reference the crystal-based clock source. In slave mode, PLL2 will use the output of PLL1 as a reference. The receive section also contains a 44-bit elastic store buffer which can accommodate up to 40 UI peak-peak jitter and wander. #### RECEIVER RESET The R8069A receiver should be reset after power up and when clock recovery PLL1 is out of lock. When the RESET input is asserted high, the clock recovery PLL1 locks to EXCLK or the crystal-based clock source for training. Receive elastic store is centered on the rising edge of CB. Also, the receive elastic store is bypassed when CB is high. After RESET is switched low, PLL1 will again lock to the incoming receive data. An out-of-lock condition of PLL1 is detected by the elastic buffer limit error. If the elastic buffer limit error is shown constantly, the PLL1 is out of lock and it needs to be retrained. Retraining PLL1 can be done by asserting the RESET pin. #### **ALARM INDICATOR SIGNAL (AIS)** Alarm indicator signal (AIS) is asserted when the receive data consisting of 2316 unframed ones and less than 2 zeroes are detected. This condition is represented in the error status by ES0=L and ES1=L. When multiple error status occurs, only the status that has the highest priority is reported. Both Loss of Signal and AIS share the highest priority. They are mutually exclusive. Elastic Buffer overflow/underflow has lower priority than AIS or Loss of Signal. #### **BIPOLAR VIOLATION** Bipolar violation is reported on the BPV output pin whenever any bipolar violations occur on the receive data. BPV generates a positive pulse of one unit interval at the falling edge of TCLK or RCLK. A unit interval is equivalent to 648 ns for T-1, or 488 ns for PCM30. (See examples in Figures 15-18.) #### RECEIVE ELASTIC STORE BUFFER When the receive elastic buffer is enabled (CB=L), RCLK is the same as TCLK. They will have the same phase and frequency relation. TCLK is generated from PLL2. When the receive elastic buffer is bypassed (CB=H), then RCLK is the recovered clock extracted from the receive data by PLL1, and is not in phase with TCLK. (See Figures 15 and 16.) #### LOSS OF SIGNAL (LOS) Loss of Signal indicates the receiver signal is less than 0.5 V. It is represented by the Error Status output pins ES0=L and ES1=H. When Loss of Signal occurs, PLL2 uses either the external clock (EXCLK) or the crystal as an input to generate TCLK and SCLK. PLL1 locks onto EXCLK, if present, or onto TCLK. When receive data returns, PLL1 will lock back onto the receive data stream. #### **EXCLK ACTIVITY DETECTOR** The EXCLK activity detector monitors the presence of EXCLK. The absence of EXCLK is acknowledged if EXCLK has no transition for 16 consecutive TCLK periods. The EXCLK or the crystal is used as a reference by PLL2. (See Table 4.) # RECEIVE ONLY WITH TRANSMITTER FUNCTION DISABLED The R8069A LIU transmitter is disabled and the TX line driver is put into high impedance (Ro > 10K $\Omega$ ) under the following condition: LOOP = High TPOS = Low MODE = High TNEG = Low RESET = High In this mode, the receiver can be reset by asserting the MODE input low for at least 200 $\mu s$ . ### TEST MODE CONDITION TPOS, TNEG, and RESET should not be set to high levels simultaneously because this will put the R8069A in a factory test mode. #### MODE AND LOOP TIMING MODE Mode and Loop modes are determined by the state of the MODE and LOOP pins. Refer to LOOP AND MODE SELECTION for selection details. For data alignment and clock sources, refer to Table 4. #### MASTER TIMING MODES ## Normal Operation without EXCLK TCLK and SCLK reference the on-chip crystal oscillator nominal frequency while RCLK is based on TCLK (CB=0) or the recovered clock (CB=1). TPOS and TNEG are clocked in on the falling edge of TCLK. The source of TXOUTP/N is TPOS/TNEG. RPOS and RNEG are clocked out on the falling edge of RCLK. The source of RPOS/RNEG is RXINP/N. ## Line Interface Unit (LIU) #### Normal Operation with EXCLK TCLK and SCLK reference EXCLK while RCLK references TCLK (CB=0) or the recovered clock (CB=1). TPOS and TNEG are clocked in on the falling edge of EXCLK. The source of TXOUTP/N is TPOS/TNEG. RPOS and RNEG are clocked out on the falling edge of RCLK. The source of RPOS/RNEG is RXINP/N. #### Local Loopback without EXCLK TCLK and SCLK reference the on-chip crystal oscillator nominal frequency while RCLK is based on TCLK TPOS and TNEG are clocked in on the falling edge of TCLK TXOUTP/N transmit all ones. RPOS and RNEG are clocked out on the falling edge of RCLK. The source of RPOS/RNEG is TPOS/TNEG. #### Local Loopback with EXCLK TCLK and SCLK reference EXCLK while RCLK references TCLK. TPOS and TNEG are clocked in on the falling edge of EXCLK. TXOUTP/N transmit all ones. RPOS and RNEG are clocked out on the falling edge of RCLK. The source of RPOS/RNEG is TPOS/TNEG. #### Remote Loopback without EXCLK TCLK and SCLK reference the on-chip crystal oscillator nominal frequency while RCLK is based on TCLK (CB=0) or the recovered clock (CB=1). TPOS and TNEG are clocked in on the falling edge of TCLK. The source of TXOUTP/N is RXINP/N. RPOS and RNEG are clocked out on the falling edge of RCLK. The source of RPOS/RNEG is RXINP/N. #### Remote Loopback with EXCLK TCLK and SCLK reference EXCLK while RCLK references TCLK (CB=0) or the recovered clock (CB=1). TPOS and TNEG are clocked in on the falling edge of EXCLK. The source of TXOUTP/N is RXINP/N. RPOS and RNEG are clocked out on the falling edge of RCLK. The source of RPOS/RNEG is RXINP/N. #### **SLAVE TIMING MODES** #### Normal Operation without EXCLK TCLK and SCLK reference the recovered clock while RCLK references TCLK (CB=0) or the recovered clock (CB=1). TPOS and TNEG are clocked in on the falling edge of TCLK. The source of TXOUTP/N is TPOS/TNEG. RPOS and RNEG are clocked out on the falling edge of RCLK. The source of RPOS/RNEG is RXINP/N. ### Normal Operation with EXCLK TCLK and SCLK reference the recovered clock while RCLK references TCLK (CB=0) or the recovered clock (CB=1). TPOS and TNEG are clocked in on the falling edge of TCLK. The source of TXOUTP/N is TPOS/TNEG. RPOS and RNEG are clocked out on the falling edge of RCLK. The source of RPOS/RNEG is RXINP/N. ### Local Loopback without EXCLK TCLK and SCLK reference the recovered clock while RCLK references TCLK. TPOS and TNEG are clocked in on the falling edge of TCLK. TXOUTP/N transmit all ones. RPOS and RNEG are clocked out on the falling edge of RCLK. The source of RPOS/RNEG is TPOS/TNEG. #### Local Loopback with EXCLK TCLK and SCLK reference the recovered clock while RCLK references TCLK. TPOS and TNEG are clocked in on the falling edge of TCLK. TXOUTP/N transmit all ones. RPOS and RNEG are clocked out on the falling edge of RCLK. The source of RPOS/RNEG is TPOS/TNEG. Table 4. Data and Clock Sources | | | | 1 | | | | | So | urce of RCI | .K | | | |-----------------|-----|-----|-------------------------|---------|----------|----------|-----------|-------------|-------------|----------|-----------|----------| | | | | Source of TCLK and SCLK | | | | CB=1 | CB=1<br>and | Source | | | | | Timing/ | Inp | ut | | No Data | Data | TPOS/ | Source | | end | No Data | of | RPOS/ | | Operation | Pil | ns* | EXCLK | on | on | TNEG | of | ļ | Data on | on | RPOS/ | PNEG | | Mode | M | L | Supplied? | FOUNP/N | FOCINP/N | Alignmnt | TXOUTP/N | CB=0 | FXINP/N | FOXINP/N | RNEG | Alignmer | | Master | | | | | | · · | | | | | | | | Normal | L | L | N | XTAL | XTAL | TCLK | TPOS/TNEG | TCLK | POXINP/N | TCLK | FIXINP/N | RCLK | | Normai | L | L | Y | EXCLK | EXCLK | EXCLK | TPOS/TNEG | TCLK | PXINP/N | EXCLK | RXINP/N | RCLK | | Local Loopback | L | Н | N . | XTAL | XTAL | TCLK | Ali Ones | TCLK | TCLK | TCLK | TPOS/TNEG | ACLK | | Local Loopback | L | Н | Y | EXCLK | EXCLK | EXCLK | All Ones | TCLK | TCLK | TCLK | TPOS/TNEG | | | Remote Loopback | н | Н | N | XTAL | XTAL | TCLK | RXINP/N | TCLK | FIXINP/N | TCLK | RXINP/N | RCLK | | Remote Loopback | н | н | Y | EXCLK | EXCLK | EXCLK | FXINP/N | TCLK | RXINP/N | EXCLK | PXINP/N | RCLK | | Slave | | | 1 1 | | | | | | | ĺ | | | | Normal • | н | L | N | XTAL | FXINP/N | TCLK | TPOS/TNEG | TCLK | FXINP/N | TCLK | FXINP/N | RCLK | | Normal | н | L | Y | EXCLK | FXINP/N | TCLK | TPOS/TNEG | TCLK | FXINP/N | EXCLK | PXINP/N | RCLK | | Local Loopback | L | H | N | XTAL | FXINP/N | TCLK | All Ones | TCLK | TCLK | TCLK | TPOS/TNEG | | | Local Loopback | L | н | Y | EXCLK | RXINP/N | TCLK | All Ones | TCLK | TCLK | TCLK | TPOS/TNEG | | | Remote Loopback | н | H | N | XTAL | PXINP/N | TCLK | FXINP/N | TCLK | FXINP/N | TCLK | RXINP/N | RCLK | | Remote Loopback | H | Н | Y | EXCLK | RXINP/N | TCLK | FXINP/N | TCLK | PXINP/N | EXCLK | FXINP/N | ACLK | 348C1 11 ## Line Interface Unit (LIU) #### Remote Loopback without EXCLK TCLK and SCLK are based on the recovered clock while RCLK is based on TCLK (CB=0) or the recovered clock (CB=1). TPOS and TNEG are clocked in on the falling edge of TCLK. The source of TXOUTP/N is RXINP/N. RPOS and RNEG are clocked out on the falling edge of RCLK. The source of RPOS/RNEG is RXINP/N. 63E D #### Remote Loopback with EXCLK TCLK and SCLK are based on the recovered clock while RCLK is based on TCLK (CB=0) or the recovered clock (CB=1). TPOS and TNEG are clocked in on the falling edge of TCLK. The source of TXOUTP/N is RXINP/N. RPOS and RNEG are clocked out on the falling edge of RCLK. The source of RPOS/RNEG is RXINP/N. #### MODE AND LOOP SELECTION The basic modes of operation are as follows: | MODE | LOOP | Mode of Operation | |------|------|------------------------------| | Low | Low | Master Normal | | High | Low | Slave Normal | | Low | High | Master/Slave Local Loopback | | High | High | Master/Slave Remote Loopback | MODE and LOOP signals are latched on the falling edge of EXCLK or TCLK (if no EXCLK is present) in master timing modes or on the falling edge of TCLK in slave timing The timing mode (master or slave) must be selected before local or remote loopback is selected. When a loopback mode is selected, the R8069A remembers the timing mode (master or slave) it was last in. Care must be taken while switching from one mode to another so as not to unintentionally change the timing mode. MODE and LOOP should not both be changed during the same clock cycle when switching from a normal timing mode to a loopback mode. EXAMPLE 1. You are in slave normal and you want to switch to master remote loopback. Each change lasts a minimum of one clock cycle. | Current mode is slave normal | MODE = H | LOOP = L | |------------------------------------|----------|----------| | Change to master normal | MODE = L | LOOP = L | | Change to master local loopback | MODE = L | LOOP = H | | Change to master remote loopback | MODE = H | LOOP = H | | Final mode is master remote loopba | ick. | | **EXAMPLE 2.** You are in master normal and you want to switch to slave local loopback. Each change lasts a minimum of one clock cycle. | Current mode is master normal | MODE = L | LOOP = L | |-------------------------------------|----------|----------| | Change to slave normal | MODE = H | LOOP = L | | Change to slave remote loopback | MODE = H | LOOP = H | | Change to slave local loopback | MODE = L | LOOP = H | | Final mode is slave local loopback. | | | #### **R8069 JITTER CONFORMANCE** Input litter tolerance, intrinsic output litter and litter transfer function of the R8069A surpasses the requirements set forth in AT&T Pub 62411 and CCITT Recommendation Jitter is defined as a short term phase shift of a digital signal from its ideal position in time. Wander (jitter below 10 Hz) is a long term phase shift of a digital signal which may result due to change in the propagation delay of the transmission media being used. Input litter tolerance is the amount of jitter that the Data Terminal Equipment (DTE) can accept in its input signal and still be able to operate with specified bit error rate (BER <10<sup>-8</sup>). The input jitter tolerance of the R8069A is shown in Figure 10. The input jitter tolerance of the R8069A PLL clock recovery circuit is shown in Figure 11. Intrinsic output jitter is the inherent jitter generated within the individual equipment when the input signal is jitter free. The R8069A's novel PLL utilizes a parallel resonant crystal in its circuitry in order to achieve a very low intrinsic output litter. The maximum intrinsic output jitter is shown in Figure Jitter transfer function represents the amount of jitter that is carried over from the input signal to the output signal. The R8069A advanced design minimizes this transference of jitter from the input signal to the output signal as depicted in Figure 13. The test setup to measure the DTE jitter transfer function is shown in Figure 14. ## **RECEIVE AND TRANSMIT WAVEFORMS** Receive waveforms with elastic store enabled and bypassed are shown in Figures 15 and 16, respectively. Transmit waveforms for master mode with and without EXCLK source are shown in Figures 17 and 18, respectively. Transmit waveforms for slave mode are shown in Figure 19. Figure 10. R8069A Input Data Jitter Tolerance Figure 11. R8069A PLL Clock Circuit Jitter Tolerance Figure 12. R8069A Maximum Intrinsic Output Jitter Figure 13. R8069A Jitter Transfer Function Figure 14. Measurement of DTE Jitter Transfer Function Figure 15. Receive Waveforms-Elastic Store Bypass (CB=1) Figure 16. Receive Waveforms-Elastic Store Enable (CB=0) Figure 17. Transmitter Waveforms-Master with EXCLK Figure 18. Transmitter Waveforms-Master without EXCLK Figure 19. Transmitter Waveforms-Slave Mode 18 ### SYSTEM APPLICATIONS The R8069A can be used in a wide variety of applications for North American T-1, European PCM30, and world-wide ISDN Primary Rate Services. PBXs, Channel Banks, Computer System Interface, Network Switches, and Multiplexers are a few of the many systems in which the R8069A can be effectively used. Figures 20 and 21 illustrate two applications. Application Note, R8069/R8069A Interface Transformer Specifications and Connections, Order No. 340, is also available. #### INTERFACE REQUIREMENTS Table 5 defines the general R8069A interface requirements. The recommended crystal and transformer specifications are defined in Table 6 and 7, respectively. 348 Line Interface Unit (LIU) ## R8069A Figure 20. R8069A Application PCM Channel Banks \* IF ELASTIC STORE IS NOT BYPASSED, THEN R8070 RCLK INPUT IS CONNECTED TO R8069A TCLK OUTPUT Figure 21. R8069A Application in a PBX/Computer Interface Table 5. General Interface Requirements | Characteristic | Value | |---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | Operation | 4-wire full-duplex balanced lines (T-1 or PCM30) or coax cable (PCM30) | | Transmit Pulse Requirements | | | Transmit Level | | | 1.544 Mbps (T-1) | 3 V (nominal). Fits the pulse shape templates in DSX-1 Interconnect<br>Specification (T-1) | | 2.048 Mbps (PCM30) | 3 V (nominal). Fits the pulse shape template in CCITT Rec. G.703. 2.37 V (nominal). Fits the pulse shape template in CCITT Rec. G.703. | | Transmit Pulse width | | | 1.544 Mbps (AT&T & CCITT) | 324 ns (nominal) | | 2.048 Mbps (CCITT) | 244 ns (nominal) | | Transmit Clock Accuracy | | | Meets AT&T requirement | 1.544 MHz ±32 ppm * | | Meets CCITT requirement | 1.544 MHz ±50 ppm* | | Meets CCITT requirement | 2.048 MHz ±50 ppm* | | | *When used with a crystal and EXCLK meeting recommended specifications. | | Receive Clock Tolerance | | | Meets AT&T requirement | 1.544 MHz ±130 ppm** | | Meets CCITT requirement | 1.544 MHz ±50 ppm** | | Meets CCITT requirement | 2.048 MHz ±50 ppm** | | | ** When used with a crystal meeting recommended specifications. | | Input Jitter Tolerance | 40 Uip-p | | Receiver Sensitivity | 10 dB below DSX-1 or G.703 specification | | Diagnostics | Local and remote loopback | | Transmitter Transformer Test Load Impedance | | | 1.544 Mbps (AT&T & CCITT) | 100 Ω resistive | | 2.048 Mbps (CCITT) | 120 $\Omega$ /75 $\Omega$ resistive | | Interface to R8070/R8071 | | | Level | CMOS/TTL compatible | | Clock timing | Meets R8070/R8071 timing specifications | | Data from R8070 | Unipolar data to be transmitted on primary rate lines (TPOS and TNEG) | | Data to R8070 | Unipolar data received from primary rate lines (RPOS and RNEG) | | Clocks to R8070/R8071 | | Table 6. Recommended R8069A Crystal Specifications | Parameter | Value | |-------------------------------------|---------------------| | Temperature Stability @ 0°C to 70°C | ± 0.003% | | Frequency | | | T-1 | 6.176 MHz | | PCM30 | 8.192 MHz | | Frequency Tolerance @ 25±2°C | ± 0.001% or ±10 ppm | | Resonance Mode | Parallel | | Shunt Capacitance @ 25± 2°C | 6 pF max. | | Load Capacitance @ 25±2°C | 14 pF | | Drive Level @ 25±2°C | 2.5 mW max. | | Oscillator Mode | Fundamental | | Series Resistance @ 25±2°C | 50 Ω max. | | Motional Capacitance @ 25±2°C | | | T-1 | 0.022 pF min. | | PCM30 | 0.025 pF min. | | Recommended Aging @ 25± 2°C | 2 ppm/year | Table 7. Recommended R8069A Transformer Specifications | Specifica | tions | |-----------------------|-----------------------| | Parameter | Value | | Transmit Transformer | | | Turn Ratio | 1CT:2CT | | Rise/Fall Time | 22 ns max. | | Serial Resistance | 0.7 Ω max. | | Primary Inductance | 1 mH min. | | Isolation Voltage | 1500 Vrms | | Insulation Resistance | <b>10,000 MΩ</b> min. | | Average Power Rating | 500 mW | | Leakage Inductance | 0.30 μΗ - 0.55 μΗ | | Receive Transformer | | | Turn Ratio | 1:1 | | Rise/Fall Time | 22 ns max. | | Serial Resistance | 0.7 Ω max. | | Primary Inductance | 1 mH min. | | isolation Voltage | 1500 Vrms | | Insulation Resistance | 10,000 MΩ min. | | Average Power Rating | 500 mW | | Leakage Inductance | 0.55 μH max. | ## Line Interface Unit (LIU) ## **SWITCHING CHARACTERISTICS - WAVEFORMS** P3E D EXCLK/TCLK/RCLK Waveforms SCLK - TCLK Relation Waveforms Error Status - TCLK Relation Waveforms Line Interface Unit (LIU) ## SWITCHING CHARACTERISTICS - WAVEFORMS (CONT'D) Receive Timing Waveforms Transmit Timing Waveforms ## Line Interface Unit (LIU) ## SWITCHING CHARACTERISTICS (Vcc = 5.0 Vdc ± 5%, Vss = 0 Vdc, TA= 0°C to 70°C, unless otherwise specified) | Parameter | Symbol | Min. | Max. | Units | Notes | |---------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------|--------------------------|----------------|-------| | Rise and Fall time RCLK, TCLK SCLK EXCLK | ten, ter<br>tsen, tser<br>ten, ter | -<br>-<br>- | 20<br>10<br>30 | ns<br>ns<br>ns | 1 1 | | Rise and Fall time,<br>TPOS, TNEG, RPOS, RNEG, BPV, ES0, ES1 | tps, tps | | 60 | ns | | | Delay Time TCLK (or RCLK) to RPOS, RNEG, BPV SCLK to TCLK TCLK to Error Status VALID | to<br>tstd<br>tesp | | 80<br>50<br>80 | ns<br>ns<br>ns | | | RESET Pulse Width | temin | 200 | | ns | | | T-1 Pulse Width, TCLK or RCLK Low Pulse Width, TCLK or RCLK High Pulse Width, SCLK Low Pulse Width, SCLK Low | tpwl<br>tpwh<br>tswl<br>tswh | 314<br>314<br>157<br>157 | 334<br>334<br>167<br>167 | ns<br>ns<br>ns | 2 2 | | PCM30 Pulse Width, TCLK or RCLK Low Pulse Width, TCLK or RCLK High Pulse Width, SCLK or SCLK Low Pulse Width, SCLK or SCLK High | tpwl<br>tpwh<br>tswl<br>tswh | 234<br>234<br>117<br>117 | 254<br>254<br>127<br>127 | ns<br>ns<br>ns | 2 2 | | Set Up and Hold time for EXCLK TPOS, TNEG TPOS, TNEG | tsw<br>thup | 150<br>150 | | ns<br>ns | | - Notes: 1. TCLK, RCLK, and SCLK rise and fall times are defined as TTL levels. - 2. The summation of the and the must meet the frequency specifications listed in the Interface Requirements table. TPOS/TNEG Set Up and Hold Time ## Line Interface Unit (LIU) ### **ABSOLUTE MAXIMUM RATINGS\*** | Parameter | Symbol | Value | Units | | |-----------------------|--------|-------------------------------|-------|--| | Supply Voltage | VCC | -0.3 to +7.0 | Vdc | | | Input Voltage | VIN | -0.3 to V <sub>CC</sub> + 0.3 | Vdc | | | Operating Temperature | TA | 0 to +70 | °C | | | Storage Temperature | TSTG | -55 to +150 | °C | | \*NOTE: Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the other sections of this document is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## ELECTRICAL OPERATING CHARACTERISTICS<sup>1</sup> ( $V_{CC} = 5.0 \text{ Vdc } \pm 5\%$ , $V_{SS} = 0 \text{ Vdc}$ , $TA = 0^{\circ}C$ to $70^{\circ}C$ unless otherwise specified) | Parameter | Symbol | Min. | Тур. | Max | Units | Test Condition | |--------------------------------|----------------|------|-------------|----------|-------|---------------------------------------------| | Input Low Voltage | ViL | -0.3 | - | +0.8 | V | | | Input High Voltage | ViH | +2.0 | _ | VCC +0.3 | ٧ | | | Output Low Voltage | Val | - | - | 0.4 | V | ILOAD = 1.6 mA | | Output High Voltage | | | | | | | | TTL | VoH | 24 | _ | _ | - | ILOAD = -100 μA | | CMOS | - | 3.5 | _ | _ | | ILOAD = -100 μA | | Output Low Current | loL | +1.6 | - | _ | mA | Vol. = 0.4V | | Output High Current | Іон | -100 | - | _ | μА | V <sub>OH</sub> ≈ 3.5V | | Input Capacitance | Cin | _ | _ | 5 | ρF | | | Power Dissipation <sup>2</sup> | PD | | | | mW | | | T-1 Mode | _ | | | | | | | Transmit Random Data | ! | | | | | | | 330 ft. | | _ | 270 | 305 | ļ | | | 655 ft. | | _ | 280 | 360 | | • | | Transmit All Ones | | | | | | | | 330 ft. | | _ | 350 | 430 | | | | 655 ft. | | _ | 410 | 480 | | | | PCM30 Mode | | | | | | | | Transmit Random Data | | _ | 240 | 280 | | | | Transmit All Ones | | _ | 310 | 360 | | | | Power Consumption <sup>2</sup> | Pc | | | | mW | | | T-1 Mode | | | | | | | | Transmit Random Data | | | | | | | | 330 ft. | | _ | 300 | 375 | | | | 655 ft. | | _ | 340 | 410 | | | | Transmit All Ones | | | | | | | | 330 ft. | | _ | 420 | 500 | | | | <b>655</b> ft. | | _ | 500 | 570 | | | | PCM30 Mode | | | | | | | | Transmit Random Data | | _ | 260 | 300 | - | | | Transmit All Ones | | - | <b>35</b> 0 | 400 | | | | Parametric Tests | | | | | | | | Input High Current | l <sub>H</sub> | - | - | 20 | μA | V <sub>CC</sub> = max., V <sub>IH</sub> = 2 | | Input Low Current | l HL | - | _ | 20 | μA | Vcc = max., V <sub>H</sub> = 0. | Notes: 1. Applies to all signals except TXOUTP, TXOUTN, RXINP and RXINN. 2. Power Consumption = Power dissipated in the device plus power delivered to the transmission line. ## PACKAGE DIMENSIONS 28-Pin Plastic DIP