

# PLL102-15

## **Low Skew Output Buffer**

#### **FEATURES**

- Frequency range 25 ~ 60MHz.
- Internal phase locked loop will allow spread spectrum modulation on reference clock to pass to the outputs (up to 33kHz SST modulation).
- Zero input output delay.
- Less than 700 ps device device skew.
- Less than 250 ps skew between outputs.
- Less than 200 ps cycle cycle jitter.
- Output Enable function tri-state outputs.
- 3.3V operation.
- Available in 8 -Pin 150mil SOIC.

### **DESCRIPTIONS**

The PLL102-15 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC or TSSOP package. It has four outputs that are synchronized with the input. The synchronization is established via CLKOUT feedback to the input of the PLL. Since the skew between the input and output is less than ±350 ps, the device acts as a zero delay buffer.

#### **PIN CONFIGURATION**



#### Remark

If REF\_IN clock is stopped for more than 10us after it has already been provided to the chip, and after power-up, the output clocks will disappear. In that instance, a full power-up reset is required in order to reactivate the output clocks.

### **BLOCK DIAGRAM**







## **PIN DESCRIPTIONS**

| Name                | Number | Туре | Description                                                                                                                     |
|---------------------|--------|------|---------------------------------------------------------------------------------------------------------------------------------|
| VDD                 | 1      | Р    | 3.3V Power Supply.                                                                                                              |
| CLK1 <sup>3</sup>   | 2      | 0    | Buffered clock output.                                                                                                          |
| CLKOUT3             | 3      | 0    | Buffered clock output. Internal feed back on this pin.                                                                          |
| GND                 | 4      | Р    | Ground.                                                                                                                         |
| REF_IN <sup>2</sup> | 5      | I    | Input reference frequency. Spread spectrum modulation on this signal will be passed to the output (up to 33kHz SST modulation). |
| CLK2 <sup>3</sup>   | 6      | 0    | Buffered clock output.                                                                                                          |
| CLK3 <sup>3</sup>   | 7      | 0    | Buffered clock output.                                                                                                          |
| NC                  | 8      | -    | No connection.                                                                                                                  |

Notes: 2: Weak pull-down. 3: Weak pull-down on all outputs.



### **ELECTRICAL SPECIFICATIONS**

### 1. Absolute Maximum Ratings

| PARAMETERS                    | SYMBOL | MIN. | MAX.    | UNITS |
|-------------------------------|--------|------|---------|-------|
| Supply Voltage Range          | Vcc    | -0.5 | 7       | V     |
| Input Voltage Range           | Vı     | -0.5 | Vcc+0.5 | V     |
| Output Voltage Range          | Vo     | -0.5 | Vcc+0.5 | V     |
| Soldering Temperature         |        |      | 260     | °C    |
| Storage Temperature           | Ts     | -65  | 150     | °C    |
| Ambient Operating Temperature |        | 0    | 70      | °C    |
| ESD Voltage                   |        |      | 2       | KV    |

Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this specification is not implied.

### 2. Electrical Characteristics

 $V_{DD} = 3.0 \sim 3.6 V$ , unless otherwise stated

| PARAMETERS                | SYMBOL          | CONDITIONS                                                         | MIN. | TYP. | MAX.  | UNITS |
|---------------------------|-----------------|--------------------------------------------------------------------|------|------|-------|-------|
| Supply Voltage            | $V_{DD}$        |                                                                    | 2.97 |      | 3.63  | V     |
| Input Low Voltage         | VIL             |                                                                    |      |      | 0.8   | V     |
| Input High Voltage        | V <sub>IH</sub> |                                                                    | 2.0  |      |       | V     |
| Input Low Current         | lıL             | $V_{IN} = 0V$                                                      |      | 19   | 50.0  | μΑ    |
| Input High Current        | l <sub>IH</sub> | $V_{IN} = V_{DD}$                                                  |      | 0.10 | 100.0 | μΑ    |
| Output Low Voltage        | Vol             | $I_{OL} = 50 \text{mA}$                                            |      | 0.25 | 0.4   | V     |
| Output High Voltage       | Voh             | I <sub>OH</sub> = 50mA                                             | 2.4  | 2.9  |       | V     |
| Power Down Supply Current | I <sub>DD</sub> | REF = 0MHz                                                         |      | 0.3  | 50.0  | μΑ    |
| Supply Current            | I <sub>DD</sub> | Unloaded outputs at 60MHz,<br>SEL inputs at V <sub>DD</sub> or GND |      | 30.0 | 40.0  | mA    |



## 3. Switching Characteristics

| PARAMETERS                                   | SYMBOL               | DESCRIPTION                                                         | MIN. | TYP. | MAX. | UNITS |
|----------------------------------------------|----------------------|---------------------------------------------------------------------|------|------|------|-------|
| Output Frequency                             | t1                   |                                                                     | 25   |      | 60   | MHz   |
| Duty Cycle (t2 ÷ t1)                         | Dt1                  | Measured at 1.4V,<br>C <sub>L</sub> =30pF, F <sub>out</sub> = 60MHz | 40.0 | 50.0 | 60.0 | %     |
| Duty Cycle (t2 ÷ t1)                         | Dt2                  | Measured at 1.4V                                                    | 45.0 | 50.0 | 55.0 | %     |
| Rise Time                                    | Tr                   | Measured between 0.8V and 2.0V, C <sub>L</sub> =30pF                |      | 1.2  | 1.5  | ns    |
| Fall Time                                    | T <sub>f</sub>       | Measured between 2.0V and 0.8V, C <sub>L</sub> =30pF                |      | 1.2  | 1.5  | ns    |
| Output to Output Skew                        | T <sub>skew</sub>    | All outputs equally loaded, $C_L=20pF$                              |      |      | 250  | ps    |
| Delay, REF Rising Edge to CLKOUT Rising Edge | T <sub>delay</sub>   | Measured at 1.4V                                                    |      | 0    | ±350 | ps    |
| Device to Device Skew                        | T <sub>dsk-dsk</sub> | Measured at V <sub>DD</sub> /2 on the CLKOUT pins of devices        |      | 0    | 700  | ps    |
| Cycle to Cycle Jitter                        | T <sub>cyc-cyc</sub> | Loaded outputs                                                      |      |      | 200  | ps    |
| PLL Lock Time                                | T <sub>lock</sub>    | Stable power supply, valid clock presented on REF pin               |      |      | 1.0  | ms    |
| Jitter; Absolute Jitter                      | T <sub>jabs</sub>    | At 10,000 cycles, C <sub>L</sub> =30pF                              | -100 | 70   | 100  | ps    |
| Jitter; 1-sima                               | T <sub>j1-s</sub>    | At 10,000 cycles, C <sub>L</sub> =30pF                              |      | 14   | 30   | ps    |

## **SWITCHING WAVEFORMS**

# **Duty Cycle Timing**



# **Output - Output Skew**





## **SWITCHING WAVE FORMS**

All Outputs Rise/Fall Time



Input to Output Propagation Delay



Device to Device Skew





### **Output-Output Skew**

The skew between CLKOUT and the CLK(1-3) outputs is not dynamically adjusted by the PLL. Since CLKOUT is one of the inputs to the PLL, zero phase difference is maintained from REF\_IN to CLKOUT. If all outputs are equally loaded, zero phase difference will maintained from REF\_IN to all outputs.

If applications requiring zero output-output skew, all the outputs must equally loaded.

If the CLK(1-3) outputs are less loaded than CLKOUT, CLK(1-3) outputs will lead it; if the CLK(1-3) is more loaded than CLKOUT, CLK(1-3) will lag the CLKOUT.

Since the CLKOUT and the CLK(1-3) outputs are identical, they all start at the same time, but difference loads cause them to have different rise times and different times crossing the measurement thresholds.



REF\_IN input and all outputs loaded equally



REF\_IN and CLK(1-3) outputs loaded equally, with CLK(1-3) less loaded than CLKOUT.



REF\_IN input and CLK(1-3) outputs loaded equally, with CLK(1-3) more loaded than CLKOUT.



#### **PACKAGE INFORMATION**



### ORDERING INFORMATION



PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information furnished by Phaselink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product.

LIFE SUPPORT POLICY: PhaseLink's products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of PhaseLink Corporation.



## **REVISION HISTORY**

| 06/20/01 | Created from preliminary PLL102-05 and PLL102-04 Document                                       |
|----------|-------------------------------------------------------------------------------------------------|
| 10/23/01 | Removed Power Down mode in absence of REF (not supported in final version).                     |
| 11/07/01 | Added VDD = 3.3V in Electrical Specs for clarity.                                               |
| 11/29/01 | Added Remark on REF clock absence on page 1                                                     |
| 10/08/02 | Change pass through modulation rate from 100kHz to 33kHz.                                       |
| 01/13/03 | Changed Frequency range from "25-75MHz" to "25-60MHz" on Features section on page 1             |
|          | Changed Supply Current (IDD) from Unloaded outputs at "66.67MHz" to "60MHz" on page 3           |
|          | Changed Max. of Output Frequency from "75" to "60" on page 4                                    |
|          | Deleted "Fout < 50.0MHz" for Duty Cycle (Dt2) and "Measured at 60MHz" for Cycle to Cycle Jitter |
|          | (Tcyc-cyc) of Switching Characteristics section on page 4                                       |
| 05/06/03 | Bonding diagram modification to P102-15 (ICS553 compatible)                                     |