



## General Description

The AAT4621 SmartSwitch is a current limited P-channel MOSFET power switch designed for high-side load-switching applications in PC Card GSM/GPRS/3G modem cards. Used in conjunction with a super capacitor, the AAT4621 will ensure that the power ratings of the PCMCIA host are not exceeded at any time. Featuring two independent, programmable current limits and a power loop, the AAT4621 can ensure that the super capacitor can be charged without exceeding PCMCIA specifications. The current limit is set by two external resistors allowing a  $\pm 10\%$  current limit accuracy over the normal operating temperature range. The switch can be controlled from either of the two enable inputs and in the off condition will block currents in both directions. The AAT4621 also incorporates a System READY function which can advise the system that the super capacitor is fully charged and ready for use. Adjustable hysteresis is provided with the addition of an external resistor. The quiescent supply current is typically a low  $40\mu\text{A}$ . In shutdown mode, the supply current decreases to less than  $1\mu\text{A}$ .

The AAT4621 is available in a thermally enhanced, Pb-free, 12-pin TSOPJW or 14-pin TDFN33 package and is specified over the  $-40^\circ\text{C}$  to  $85^\circ\text{C}$  temperature range.

## Typical Application



## Features

- $V_{IN}$  Range: 3.0V to 5.5V
- Dual Independent Current Limits
  - 75mA to 1200mA
  - $\pm 10\%$  Current Accuracy
  - $20^\circ\text{C}$  Temperature Band
- Reverse Current Blocking Protection
- Power Loop
- Low Quiescent Current
  - $40\mu\text{A}$  Typical
  - $1.0\mu\text{A}$  Max with Switch Off
- $65\text{m}\Omega$  Typical  $R_{DS(ON)}$  at 3V
- Only 1.4V Needed for Enable Control Pin
- System READY Output with Externally Programmable Hysteresis
- Under-Voltage Lockout
- Temperature Range:  $-40$  to  $85^\circ\text{C}$
- 12-Pin TSOPJW Package or 14-Pin TDFN33 Package

## Applications

- Capacitor Charger
- CF Card Port Power Protection
- Express Card GSM/GPRS/3G Modems
- PC Card GSM/GPRS Class 10/12 Modems
- WiMAX Cards

## Pin Descriptions

| Pin #     |              | Symbol | Function                                                                                                                                                                                                                                                                           |
|-----------|--------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TSOPJW-12 | TDFN33-14    |        |                                                                                                                                                                                                                                                                                    |
| 1         | 14           | EN IU  | Enable input. Active low enable with internal pull up. Also switches in the higher current limit to allow the System to start functioning. Can be directly connected to System Ready for automatic enabling. When both EN IL and EN IU B are enabled, $I_{SETU}$ will be selected. |
| 2         | 13           | EN IL  | Enable input. Active low enable with internal pull up. Also switches in the lower current limit initiating the super capacitor to start charging.                                                                                                                                  |
| 3         | 12           | GND    | Device ground connection.                                                                                                                                                                                                                                                          |
| 4, 5, 6   | 8, 9, 10, 11 | VCC    | Input pins to the P-channel MOSFET source. Connect 1 $\mu$ F capacitor from VCC to GND.                                                                                                                                                                                            |
| 7, 8      | 5, 6, 7      | OUT    | P-channel MOSFET drain connection. Connect to super capacitor from OUT to GND.                                                                                                                                                                                                     |
| 9         | 4            | ISETL  | Lower current-limit set input. A resistor from $I_{SETU}$ to ground sets the maximum lower current limit for the switch. Current limit can be set between 75mA and 1200mA.                                                                                                         |
| 10        | 3            | ISETU  | Upper current limit set input. A resistor from $I_{SETL}$ to ground sets the maximum upper current limit for the switch. Current limits can be set between 75mA and 1200mA. Connect to ground to disable current limit.                                                            |
| 11        | 2            | RHYS   | System READY hysteresis. Connect a resistor to ground to set the System Ready comparator hysteresis.                                                                                                                                                                               |
| 12        | 1            | RDY    | System ready pin. Open drain, active low, initiated when the capacitor is 98% charged.                                                                                                                                                                                             |

## Pin Configuration

**TSOPJW-12  
(Top View)**

**TDFN33-14  
(Top View)**


## Absolute Maximum Ratings<sup>1</sup>

| Symbol             | Description                       | Value                  | Units |
|--------------------|-----------------------------------|------------------------|-------|
| $V_{CC}$           | VCC to GND                        | -0.3 to 6              | V     |
| $V_{EN}$           | EN to GND                         | -0.3 to $V_{CC}$ + 0.3 | V     |
| $V_{SET}, V_{OUT}$ | SET, OUT to GND                   | -0.3 to $V_{CC}$ + 0.3 | V     |
| $I_{MAX}$          | Maximum Continuous Switch Current | 2.5                    | A     |

## Thermal Characteristics

| Symbol        | Description                             | Value      | Units |
|---------------|-----------------------------------------|------------|-------|
| $\theta_{JA}$ | Maximum Thermal Resistance <sup>2</sup> | 160        | °C/W  |
|               |                                         | 50         |       |
| $P_D$         | Maximum Power Dissipation <sup>2</sup>  | 625        | mW    |
|               |                                         | 2          |       |
| $T_J$         | Operating Junction Temperature Range    | -40 to 150 | °C    |

1. Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum Rating should be applied at any one time.  
 2. Mounted on an FR4 board.

## Electrical Characteristics<sup>1</sup>

$V_{CC}$  = 3.0V to 5.5V,  $T_A$  = -40°C to 85°C unless otherwise noted. Typical values are at  $T_A$  = 25°C.

| Symbol         | Description                  | Conditions                                                                                                                               | Min | Typ  | Max  | Units            |
|----------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------------------|
| $V_{CC}$       | Operation Voltage            |                                                                                                                                          | 3.0 |      | 5.5  | V                |
| $I_Q$          | Quiescent Current            | $\overline{EN\ IL}$ or $\overline{EN\ IU} = V_{CC}$ , $I_{OUT} = 0$ , $R_{HYS} = 200\text{k}\Omega$                                      |     | 40   | 75   | $\mu\text{A}$    |
| $I_{Q00}$      | Quiescent Current $U_0$      | $\overline{EN\ IL} = V_{CC}$ , $\overline{EN\ IU} = \text{GND}$ , $I_{OUT} = 0$ , $I_{SET} = \text{GND}$ , $R_{HYS} = 200\text{k}\Omega$ |     | 40   | 75   | $\mu\text{A}$    |
| $I_{Q(OFF)}$   | Off Supply Current           | $\overline{EN\ IL} = \overline{EN\ IU} = V_{CC}$                                                                                         |     | 0.4  | 1.0  | $\mu\text{A}$    |
| $I_{SD(OFF)}$  | Off Switch Current           | $\overline{EN\ IL} = \overline{EN\ IU} = V_{CC}$ , $V_{SUPERCAP} = 0$                                                                    |     | 0.4  | 10   | $\mu\text{A}$    |
| $V_{UVLO}$     | Under-Voltage Lockout        | Rising edge, 1% hysteresis                                                                                                               |     | 2.7  | 3.0  | V                |
| $R_{DS(ON)}$   | On-Resistance                | $V_{CC} = 4.75\text{V}$ , $R_{SETL} = R_{SETU} = 0\text{k}$                                                                              | 50  | 100  |      | $\text{m}\Omega$ |
|                |                              | $V_{CC} = 3.0\text{V}$ , $R_{SETL} = R_{SETU} = 0\text{k}$                                                                               | 65  | 120  |      |                  |
| $I_{LIMLACC}$  | Lower Current Limit Accuracy | $R_{SETL} = 249\text{k}\Omega$ ; $\Delta T_A \leq 20^\circ\text{C}$                                                                      | 180 | 200  | 220  | $\text{mA}$      |
|                |                              | $R_{SETL} = 249\text{k}\Omega$                                                                                                           | 170 | 200  | 230  |                  |
| $I_{LIMUACC}$  | Upper Current Limit Accuracy | $R_{SETU} = 1.24\text{M}\Omega$ ; $\Delta T_A \leq 20^\circ\text{C}$                                                                     | 900 | 1000 | 1100 | $\text{mA}$      |
|                |                              | $R_{SETU} = 1.24\text{M}\Omega$                                                                                                          | 850 | 1000 | 1150 |                  |
| $I_{LIM(MIN)}$ | Lower Minimum Current Limit  |                                                                                                                                          |     | 75   |      | $\text{mA}$      |
| $V_{EN(L)}$    | EN Input Low Voltage         | $V_{CC} = 3.0\text{V}$ to $5.5\text{V}^2$                                                                                                |     |      | 0.4  | V                |
| $V_{EN(H)}$    | EN Input High Voltage        | $V_{CC} = 3.0\text{V}$ to $5.5\text{V}^2$                                                                                                | 1.4 |      |      | V                |
| $I_{EN(SINK)}$ | EN Input Leakage             | $V_{EN} = 5.5\text{V}$                                                                                                                   |     |      | 1.0  | $\mu\text{A}$    |
| $T_{DEL(OFF)}$ | Turn-Off Delay Time          | $V_{CC} = 5\text{V}$                                                                                                                     |     | 0.4  | 1.0  | $\mu\text{s}$    |
| $V_{RDY}$      | System READY Trip Threshold  | $V_{OUT}$ rising, $T_A = 25^\circ\text{C}$                                                                                               |     | 98   |      | % of $V_{OUT}$   |
| $V_{RDYHYS}$   | System READY Hysteresis      | $R_{HYS} = 200\text{k}\Omega$                                                                                                            |     | 200  |      | $\text{mV}$      |
| $V_{RDY(L)}$   | System READY Voltage Low     | $I_{SINK} = 1\text{mA}$                                                                                                                  |     |      | 0.4  | V                |
| $I_{RDY}$      | RDY Leakage Current          | $V_{RDY} < 5.5\text{V}$ , $V_{OUT} < 98\%$ of $V_{OUT}$                                                                                  |     |      | 1.0  | $\mu\text{A}$    |
| OTMP           | Shutdown Temperature         |                                                                                                                                          |     | 145  |      | $^\circ\text{C}$ |

1. The AAT4621 is guaranteed to meet performance specification over the -40°C to 85°C operating temperature range and is assured by design, characterization and correlation with statistical process controls.
2. For  $V_{IN}$  outside this range consult the Typical EN Threshold curve.

## Typical Characteristics



## Typical Characteristics



## Typical Characteristics

**$V_{IH}$  and  $V_{IL}$  vs. Input Voltage**  
 (ENLB = Open; Vary ENUB;  $T = 25^\circ\text{C}$ )



**$V_{IH}$  and  $V_{IL}$  vs. Input Voltage**  
 (ENLB = Open; Vary ENUB;  $T = 25^\circ\text{C}$ )



**Soft Short Circuit with  $5\Omega$  Series Impedance**  
 ( $V_{IN} = 5\text{V}$ )



**Hard Short Circuit**  
 ( $V_{IN} = 5\text{V}$ )



**Soft Short Circuit with  $5\Omega$  Series Impedance**  
 ( $V_{IN} = 3.3\text{V}$ )



**Hard Short Circuit**  
 ( $V_{IN} = 3.3\text{V}$ )



## Typical Characteristics



## Functional Block Diagram



## Functional Description

The AAT4621 is an integrated P-channel MOSFET load switch with an upper and lower adjustable current limits which can be enabled independently, over temperature protection, a power loop and a super capacitor charger. The current limit control is combined with an over temperature thermal limit and power loop circuit to provide a comprehensive system to protect the load switch and its supply from load conditions which exceed the supply specifications. The AAT4621 has been designed specifically to provide the interface between a PCMCIA

host and PC card where a super capacitor has been used to "average out" high pulse currents which would otherwise exceed the PCMCIA/Express Card power specifications. e.g. GSM/GPRS modem cards, where pulse currents during transmit signals can exceed the 1A maximum specification (1.3A in the case of Express Card).

The current limit and over temperature circuits act independently. The device current limit is activated when the output load current exceeds an internal threshold level. There are two internal current limits which are enabled independently. The current limit threshold in each case is determined by exter-

nal resistors connected between the two SET pins and ground. The minimum current limit threshold is specified by  $I_{LIM(MIN)}$ . If the load condition maintains the device in current limit and the chip temperature reaches a critical point, then an internal power loop will reduce the current to a safe level. Connecting ISETU to ground disables the current limit protection allowing a low impedance path to the host  $V_{CC}$ .

The load switch is turned off by applying a logic high level to both of the EN pins. When both EN IL and EN IU are selected ISETU will be selected. The EN function has logic level thresholds that allow the AAT4621 to be TTL compatible and may also be controlled by 2.5V to 5.0V CMOS circuits. The voltage level applied to the EN pins should not exceed the input supply level present on the VCC pin. The AAT4621 typically consumes 40 $\mu$ A when operating, when off, the device draws less than 1 $\mu$ A. In the off state, current is prevented from flowing between the input and output.

Under-voltage lockout circuitry ensures that the  $V_{CC}$  supply is high enough for correct operation of the IC. Also included is a System Ready function which will be activated when the capacitor voltage is charged and the load is permitted to take current. For automatic functionality, this pin can be directly connected to the EN IU pin. An external resistor is provided to add hysteresis to this function.

## Application Information

### **ISETU and ISETL Current Limit Set**

The AAT4621 current limit is set at two different levels. Resistors from ISETL and ISETU set the lower and upper current limit levels respectively.

The ISETL and ISETU nodes operate within a window of 0.75V to 1.5V for resistor values ranging from 93.75 $\Omega$  to 1.5M $\Omega$ . Resistor values outside this range are not recommended. The ISETL and ISETU source current varies with the resistor value used according to Table 1. To determine the resulting current limit multiply the  $R_{SETU}$  or  $R_{SETL}$  node voltage times the gain in Table 1. Note that the voltage at the node varies from 0.75V to 1.5V and the current limit gain varies depending on the resistor value used.

$$V_{ISET} = R_{SET} \cdot I_{ISET} = 0.75V \text{ to } 1.5V$$

If the set pin is open circuit or allowed to exceed 2V, all power devices are disabled and the input is disconnected from the output. Shorting the set pin to GND enables all power devices and shorts the  $V_{CC}$  to the output pin with no current limit.

To activate the upper current level ( $R_{SETU}$ ) pull EN IU low. To activate the lower current level ( $R_{SETL}$ ) pull EN IL low. If both EN IU and EN IL are pulled low the EN IU current limit level ( $R_{SETU}$ ) will be selected.

| <b><math>R_{SET}</math> Range</b> | <b><math>I_{ISET}</math> (<math>\mu</math>A)</b> | <b><math>I_{LIM}/V_{ISET}</math> (A/V)</b> | <b>Current Limit Range (A)</b> | <b>Current Limit</b>                   |
|-----------------------------------|--------------------------------------------------|--------------------------------------------|--------------------------------|----------------------------------------|
| 1.5Meg - 750k                     | 1                                                | 0.8                                        | 1.2-0.6                        | $R_{SET} \cdot 1\mu\text{A} \cdot 0.8$ |
| 750k - 375k                       | 2                                                | 0.4                                        | 0.6-0.3                        | $R_{SET} \cdot 2\mu\text{A} \cdot 0.4$ |
| 375k - 187.5k                     | 4                                                | 0.2                                        | 0.3-0.15                       | $R_{SET} \cdot 4\mu\text{A} \cdot 0.2$ |
| 187.5 - 93.75k                    | 8                                                | 0.1                                        | 0.15-0.075                     | $R_{SET} \cdot 8\mu\text{A} \cdot 0.1$ |

**Table 1:  $R_{SET}$  Table.**



**Figure 1: Calculated Current Limit R<sub>SET</sub> Characteristic.**

### System Ready Hysteresis (RHYS) and System Ready (RDY)

In internal comparator senses the output voltage and delivers a ready signal to the external micro controller when the output voltage reaches 98% of the final value (V<sub>CC</sub>). The comparator hysteresis is programmed by a resistor from the RHYS pin to ground. The RHYS voltage determines the hysteresis voltage and is equal to the RHYS source current (1μA) times the RHYS resistance.

$$\begin{aligned}
 V_{\text{HYST}} &= R_{\text{HYS}} \cdot 1\mu\text{A} \\
 &= 200\text{k}\Omega \cdot 1\mu\text{A} \\
 &= 0.2\text{V}
 \end{aligned}$$

The system ready pin (RDY) is an open drain output that switches low when the output voltage reaches 98% of the input voltage. It requires an external pull up resistor tied to the input voltage with a typical value of 100kΩ.

### Power Loop

The AAT4621 power loop limits the load current in the event that the device power dissipation becomes excessive. The AAT4621 power loop regulates the die temperature to 110°C, decreasing the load current in increments of 1/32 of the current limit set point when the die temperature reaches 110°C. When the die temperature exceeds 110°C it decreases the load current by 1/32 of the current limit set point. If

die temperature is less than 110°C, it increases the load current in increments of 1/32 of the current limit set point until the set current limit point is reached or the die temperature exceeds 110°C.

The delay time between die temperature measurements varies depending on the load current limit set point. The delay ranges from 0.5ms for a 75mA current limit set point to 4ms for a 1.2A current limit set point.

For the condition where there is no current limit set point (shorting R<sub>SETU</sub> or R<sub>SETL</sub> to ground) the soft start increments the current limit is 1/32 steps of 1.2A until the current reaches 1.2A, at which point the power MOSFET turns on fully. At this point, the current is limited by the R<sub>DS(ON)</sub> of the power MOSFET and other series resistance. The Power Loop and Over-Temperature Loop then takes control to limit the current until the output voltage has fully charged.

### Over-Temperature Protection

If the die temperature rate of rise is fast enough to exceed the power loop regulated temperature, over-temperature shutdown disables the device. The over-temperature threshold is 145°C. After over-temperature shutdown, soft start is initiated once the die temperature drops to 130°C.

### Short Circuit Protection

The series pass power MOSFET turns off completely after the output has charged to within 18mV of the input voltage. This protects the device in the event where a short circuit is applied to the output. After applying a short circuit or heavy load to the output, which causes the output to sink below the 18mV threshold plus some hysteresis, the current will immediately attempt to slew from zero to the final programmed value. The device will continue to output the current limit as long as the output is V<sub>IN</sub> - 18mV or until the die temperature reaches 110°C. If temperature foldback occurs, then the power loop will become active.

### Under-Voltage Shutdown

Under-voltage lockout enables the device at 2.7V typical with 100mV of hysteresis. The maximum UVLO level is 3.0V.

### Digitally Programmed Soft Start Current Limit

At turn on, the digital soft start increases the load current in discrete levels equal to 1/32 of the final programmed current limit set point from zero to the final programmed current limit level.

Once the AAT4621 has fully charged the supercap, the soft start circuit is disabled. The soft start function will only reactivate under the following conditions:

1. The power source or enable is cycled off and back on.
2. The thermal shutdown is activated
3. Switching from ENU to ENL or vice versa or
4. Following an over current event e.g. a hard output short circuit.

### Reverse Current Blocking

An internal comparator disables the internal pass transistor when the input voltage is less than the output voltage blocking any reverse current from the output to the input.

### Evaluation Board

The evaluation board schematic is shown in Figure 2. The PCB layout for the TSOP package is shown in Figures 3 and 4. The TDFN package layout is shown in Figures 5 and 6.



Figure 2: AAT4621 Evaluation Board Schematic.



Figure 3: AAT4621 TSOPJW-12 Evaluation Board PCB Top Side.



Figure 4: AAT4621 TSOPJW-12 Evaluation Board PCB Bottom Side.



Figure 5: AAT4621 TDFN33-14 Evaluation Board PCB Top Side



Figure 6: AAT4621 TDFN33-14 Evaluation Board PCB Bottom Side

## Ordering Information

| Package   | Marking <sup>1</sup> | Part Number (Tape and Reel) <sup>2</sup> |
|-----------|----------------------|------------------------------------------|
| TSOPJW-12 |                      | AAT4621ITP-T1                            |
| TDFN33-14 | YWXYY                | AAT4621IWO-T1                            |



All AnalogicTech products are offered in Pb-free packaging. The term "Pb-free" means semiconductor products that are in compliance with current RoHS standards, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. For more information, please visit our website at <http://www.analogictech.com/pbfree>.

## Package Information<sup>3</sup>

**TSOPJW-12**



All dimensions in millimeters.

1. XYY = assembly and date code.

2. Sample stock is generally held on part numbers listed in **BOLD**.

3. The leadless package family, which includes QFN, TQFN, DFN, TDFN and STDFN, has exposed copper (unplated) at the end of the lead terminals due to the manufacturing process. A solder fillet at the exposed copper edge cannot be guaranteed and is not required to ensure a proper bottom solder connection.

**TDFN33-14**


All dimensions in millimeters.

© Advanced Analogic Technologies, Inc.

AnalogicTech cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in an AnalogicTech product. No circuit patent licenses, copyrights, mask work rights, or other intellectual property rights are implied. AnalogicTech reserves the right to make changes to their products or specifications or to discontinue any product or service without notice. Except as provided in AnalogicTech's terms and conditions of sale, AnalogicTech assumes no liability whatsoever, and AnalogicTech disclaims any express or implied warranty relating to the sale and/or use of AnalogicTech products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. Testing and other quality control techniques are utilized to the extent AnalogicTech deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed. AnalogicTech and the AnalogicTech logo are trademarks of Advanced Analogic Technologies Incorporated. All other brand and product names appearing in this document are registered trademarks or trademarks of their respective holders.

**Advanced Analogic Technologies, Inc.**  
**830 E. Arques Avenue, Sunnyvale, CA 94085**  
**Phone (408) 737-4600**  
**Fax (408) 737-4611**


**ANALOGIC**<sup>TM</sup>  
**TECH**