12-bit plue cian



April 2007

# ADC12H030/ADC12H032/ADC12H034/ADC12H038, ADC12030/ADC12032/ADC12034/ADC12038 Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converters with MUX and Sample/Hold

## **General Description**

Some device/package combinations are obsolete and shown for reference only.

The ADC12030, and ADC12H030 families are 12-bit plus sign successive approximation A/D converters with serial I/O and configurable input multiplexers. The ADC12034/ADC12H034 and ADC12038/ADC12H038 have 4 and 8 channel multiplexers, respectively. The differential multiplexer outputs and A/D inputs are available on the MUXOUT1, MUXOUT2, A/DIN1 and A/DIN2 pins. The ADC12030/ADC12H030 has a two channel multiplexer with the multiplexer outputs and A/D inputs internally connected. The ADC12030 family is tested with a 5 MHz clock, while the ADC12H030 family is tested with an 8 MHz clock. On request, these A/Ds go through a self calibration process that adjusts linearity, zero and full-scale errors to less than ±1 LSB each.

The analog inputs can be configured to operate in various combinations of single-ended, differential, or pseudo-differential modes. A fully differential unipolar analog input range (0V to +5V) can be accommodated with a single +5V supply. In the differential modes, valid outputs are obtained even when the negative inputs are greater than the positive because of the 12-bit plus sign output data format.

The serial I/O is configured to comply with NSC MICROWIRE. For voltage references see the LM4040, LM4050 or LM4041.

#### **Features**

- Serial I/O (MICROWIRE Compatible)
- 2, 4, or 8 chan differential or single-ended multiplexer
- Analog input sample/hold function
- Power down mode
- Variable resolution and conversion rate
- Programmable acquisition time
- Variable digital output word length and format
- No zero or full scale adjustment required
- Fully tested and guaranteed with a 4.096V reference
- 0V to 5V analog input range with single 5V power supply
- No Missing Codes over temperature

## **Key Specifications**

| Resolution                         | 12-bit plus sign |
|------------------------------------|------------------|
| ■ 12-bit plus sign conversion time |                  |
| - ADC12H30 family                  | 5.5 µs (max)     |
| - ADC12030 family                  | 8.8 µs (max)     |
| ■ 12-bit plus sign throughput time |                  |
| <ul><li>ADC12H30 family</li></ul>  | 8.6 µs (max)     |
| - ADC12030 family                  | 14 μs (max)      |
| ■ Integral Linearity Error         | ±1 LSB (max)     |
| ■ Single Supply                    | 5V ±10%          |
| ■ Power consumption                | 33 mW (max)      |
| <ul><li>Power down</li></ul>       | 100 μW (typ)     |

## **Applications**

- Medical instruments
- Process control systems
- Test equipment



ATE® is a registered trademark of National Semiconductor Corporation.

## **ADC12038 Simplified Block Diagram**



# **Connection Diagrams**



ww national com



# **Ordering Information**

| Industrial Temperature Range<br>-40°C ≤ T <sub>A</sub> ≤ +85°C | Package                          |  |  |  |
|----------------------------------------------------------------|----------------------------------|--|--|--|
| ADC12H030CIWM,                                                 | M16B, Wide Body SO               |  |  |  |
| ADC12030CIWM                                                   | WifeB, Wide Body 30              |  |  |  |
| ADC12030CIWMX                                                  | M16B, Wide Body SO - Tape & Reel |  |  |  |
| ADC12032CIWM                                                   | M20B, Wide Body SO               |  |  |  |
| ADC12034CIN                                                    | N24C, Dual-In-Line               |  |  |  |
| ADC12034CIWM                                                   | M24B, Wide Body SO               |  |  |  |
| ADC12H034CIMSA                                                 | MSA24, SSOP                      |  |  |  |
| ADC12H034CIMSAX                                                | MSA24, SSOP - Tape & Reel        |  |  |  |
| ADC12H038CIWM,                                                 | M28B, Wide Body SO               |  |  |  |
| ADC12038CIWM                                                   | Wizob, Wide Body 30              |  |  |  |
| ADC12H038CIWMX,                                                | M28B Wide Body SO - Tane & Beel  |  |  |  |
| ADC12038CIWMX                                                  | M28B, Wide Body SO - Tape & Reel |  |  |  |

<sup>\*</sup> Some of these product/package combinations are on lifetime buy or are obsolete and shown here for reference only. Check our web site for product/package availability.

## **Pin Descriptions**

**CCLK** 

The clock applied to this input controls the successive approximation conversion time interval and the acquisition time. The rise and fall times of the clock edges should not exceed 1 us.

**SCLK** 

This is the serial data clock input. The clock applied to this input controls the rate at which the serial data exchange occurs. The rising edge loads the information on the DI pin into the multiplexer address and mode select shift register. This address controls which channel of the analog input multiplexer (MUX) is selected and the mode of operation for the A/D. With CS low the falling edge of SCLK shifts the data resulting from the previous ADC conversion out on DO, with the exception of the first bit of data. When  $\overline{\text{CS}}$  is low continuously, the first bit of the data is clocked out on the rising edge of EOC (end of conversion). When CS is toggled the falling edge of  $\overline{\text{CS}}$  always clocks out the first bit of data. CS should be brought low when SCLK is low. The rise and fall times of the clock edges should not exceed 1 µs.

DI

This is the serial data input pin. The data applied to this pin is shifted by the rising edge of SCLK into the multiplexer address and mode select register. *Table 2* through *Table 5* show the assignment of the multiplexer address and the mode select data.

DO

The data output pin. This pin is an active push/pull output when  $\overline{CS}$  is low. When  $\overline{CS}$  is high, this output is TRI-STATE®. The A/D conversion result (D0–D12) and converter status data are clocked out by the falling edge of SCLK on this pin. The word length and format of this result can vary (see *Table 1*). The word length and format are controlled by the data shifted into the multiplexer address and mode select register (see *Table 5*).

**EOC** 

This pin is an active push/pull output and indicates the status of the ADC12030/2/4/8. When low, it signals that the A/D is busy with a conversion, auto-calibration, auto-zero or power down cycle. The rising edge of EOC signals the end of one of these cycles.

CS

This is the chip select pin. When a logic low is applied to this pin, the rising edge of SCLK shifts the data on DI into the address register. This low also brings DO out of TRI-

STATE. With CS low the falling edge of SCLK shifts the data resulting from the previous ADC conversion out on DO, with the exception of the first bit of data. When CS is low continuously, the first bit of the data is clocked out on the rising edge of EOC (end of conversion). When  $\overline{CS}$ is toggled the falling edge of CS always clocks out the first bit of data. CS should be brought low when SCLK is low. The falling edge of CS resets a conversion in progress and starts the sequence for a new conversion. When  $\overline{\text{CS}}$  is brought back low during a conversion, that conversion is prematurely terminated. The data in the output latches may be corrupted. Therefore, when  $\overline{\text{CS}}$  is brought back low during a conversion in progress the data output at that time should be ignored. CS may also be left continuously low. In this case it is imperative that the correct number of SCLK pulses be applied to the ADC in order to remain synchronous. After the ADC supply power is applied it expects to see 13 clock pulses for each I/O sequence. The number of clock pulses the ADC expects is the same as the digital output word length. This word length can be modified by the data shifted in on the DO pin. Table 5 details the data required.

This is the data output ready pin.
This pin is an active push/pull output.
It is low when the conversion result
is being shifted out and goes high to
signal that all the data has been shifted out.

CONV

DOR

A logic low is required on this pin to program any mode or change the ADC's configuration as listed in the Mode Programming Table 5 such as 12-bit conversion, 8-bit conversion, Auto-Cal, Auto Zero etc. When this pin is high the ADC is placed in the read data only mode. While in the read data only mode, bringing CS low and pulsing SCLK will only clock out on DO any data stored in the AD-Cs output shift register. The data on DI will be neglected. A new conversion will not be started and the ADC will remain in the mode and/or configuration previously programmed. Read data only cannot be performed while a conversion, Auto-Cal or Auto-Zero are in progress.

PD

This is the power down pin. When PD is high the A/D is powered down; when PD is low the A/D is powered up. The A/D takes a maximum of 250 µs to power up after the command is given.

| CH0-CH7 | These are the analog inputs of the     |
|---------|----------------------------------------|
|         | MUX. A channel input is selected by    |
|         | the address information at the DI pin, |
|         | which is loaded on the rising edge of  |
|         | SCLK into the address register (See    |

Tables 2, 3, 4).

The voltage applied to these inputs should not exceed VA+ or go below GND. Exceeding this range on an unselected channel will corrupt the reading of a selected channel.

V<sub>REF</sub>+

This pin is another analog input pin. It is used as a pseudo ground when the analog multiplexer is single-ended.

MUXOUT1, MUXOUT2 These are the multiplexer output pins.

These are the converter input pins. MUXOUT1 is usually tied to A/DIN1. MUXOUT2 is usually tied to A/DIN2. If external circuitry is placed between MUXOUT1 and A/DIN1, or

> MUXOUT2 and A/DIN2 it may be necessary to protect these pins. The voltage at these pins should not ex

ceed  $V_{A^{+}}$  or go below AGND (see Figure 6).

This is the positive analog voltage reference input. In order to maintain accuracy, the voltage range of V<sub>REF</sub>  $(V_{REF} = V_{REF} + - V_{REF} -)$  is 1  $V_{DC}$  to  $5.0 \text{ V}_{DC}$  and the voltage at  $\text{V}_{REF}$ + cannot exceed V<sub>A</sub>+. See Figure 5 for recommended bypassing.

V<sub>REF</sub>-The negative voltage reference input. In order to maintain accuracy, the voltage at this pin must not go below GND or exceed  $V_{\Delta}+$ . (See Figure 5).

 $V_A+, V_D+$ These are the analog and digital power supply pins.  $V_A^+$  and  $V_D^+$  are not connected together on the chip. These pins should be tied to the same power supply and bypassed separately (see Figure 5). The operating voltage range of  $V_A$ + and  $V_D$ +

is 4.5  $V_{DC}$  to 5.5  $V_{DC}$ . This is the digital ground pin (see **DGND** 

Figure 5). **AGND** This is the analog ground pin (see

Figure 5).

СОМ A/DIN1, /DIN2

## **Absolute Maximum Ratings**

(Notes 1, 2)

Storage Temperature

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Positive Supply Voltage           |                           |
|-----------------------------------|---------------------------|
| $(V^+ = V_A^+ = V_D^+)$           | 6.5V                      |
| Voltage at Inputs and Outputs     |                           |
| except CH0-CH7 and COM            | $-0.3V$ to $(V^+ + 0.3V)$ |
| Voltage at Analog Inputs          |                           |
| CH0-CH7 and COM                   | GND -5V to (V+ +5V)       |
| $ V_A^+ - V_D^+ $                 | 300 mV                    |
| Input Current at Any Pin (Note 3) | ±30 mA                    |
| Package Input Current (Note 3)    | ±120 mA                   |
| Package Dissipation at            |                           |
| $T_A = 25^{\circ}C$ (Note 4)      | 500 mW                    |
| ESD Susceptibility (Note 5)       |                           |
| Human Body Model                  | 1500V                     |
| Soldering Information             |                           |
| N Packages (10 seconds)           | 260°C                     |
| SO Package (Note 6):              |                           |
| Vapor Phase (60 seconds)          | 215°C                     |
| Infrared (15 seconds)             | 220°C                     |

## Operating Ratings (Notes 1, 2)

| Operating Temperature Range                | $T_{MIN} \le T_A \le T_{MAX}$                  |
|--------------------------------------------|------------------------------------------------|
|                                            | -40°C ≤ T <sub>A</sub> ≤ $+85$ °C              |
| Supply Voltage ( $V^+ = V_A^+ = V_D^+$ )   | +4.5V to +5.5V                                 |
| $ V_A^+ - V_D^+ $                          | ≤ 100 mV                                       |
| V <sub>REF</sub> +                         | 0V to V <sub>A</sub> +                         |
| V <sub>REF</sub> -                         | $0V$ to $(V_{REF} + -1V)$                      |
| $V_{REF} (V_{REF} + - V_{REF} -)$          | 1V to V <sub>A</sub> +                         |
| V <sub>REF</sub> Common Mode Voltage Range |                                                |
| $[(V_{REF}^{}+) - (V_{REF}^{}-)]/2$        | $0.1 \text{ V}_{A}$ + to $0.6 \text{ V}_{A}$ + |
| A/DIN1, A/DIN2, MUXOUT1 and                |                                                |
| MUXOUT2 Voltage Range A/D                  | 0V to V <sub>A</sub> +                         |
| IN Common Mode Voltage Range               |                                                |
| $[(V_{IN}^{+}) - (V_{IN}^{-})] / 2$        | 0V to V <sub>A</sub> +                         |

## **Package Thermal Resistance**

| Part Number     | Thermal Resistance |
|-----------------|--------------------|
| Part Number     | $(\theta_{JA})$    |
| ADC12(H)030CIWM | 70°C/W             |
| ADC12032CIWM    | 64°C/W             |
| ADC12034CIN     | 42°C/W             |
| ADC12034CIWM    | 57°C/W             |
| ADC12H034CIMSA  | 97°C/W             |
| ADC12(H)038CIWM | 50°C/W             |

Some product/package combinations are obsolete or on lifetime buy. These are shown for reference only. Please check our web site for availability.

#### **Converter Electrical Characteristics**

The following specifications apply for V+ =  $V_A$ + =  $V_D$ + = +5.0  $V_{DC}$ ,  $V_{REF}$ + = +4.096  $V_{DC}$ ,  $V_{REF}$ - = 0  $V_{DC}$ , 12-bit + sign conversion mode,  $f_{CK}$  =  $f_{SK}$  = 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H038,  $f_{CK}$  =  $f_{SK}$  = 5 MHz for the ADC12030, ADC12032, ADC12034 and ADC12038,  $R_S$  = 25 $\Omega$ , source impedance for  $V_{REF}$ + and  $V_{REF}$ -  $\leq$  25 $\Omega$ , fully-differential input with fixed 2.048V common-mode voltage, and 10( $t_{CK}$ ) acquisition time unless otherwise specified. **Boldface limits apply for T**<sub>A</sub> = **T**<sub>J</sub> = **T**<sub>MIN</sub> **to T**<sub>MAX</sub>; all other limits T<sub>A</sub> = T<sub>J</sub> = 25°C. (Notes 7, 8, 9)

-65°C to +150°C

| Symbol   | Parameter                        | Conditions                                                                         | Typical<br>(Note 10) | Limits<br>(Note 11) | Units<br>(Limits) |
|----------|----------------------------------|------------------------------------------------------------------------------------|----------------------|---------------------|-------------------|
| STATIC C | ONVERTER CHARACTERISTICS         |                                                                                    |                      |                     |                   |
|          | Resolution with No Missing Codes |                                                                                    |                      | 12 + sign           | Bits (min)        |
| ILE      | Integral Linearity Error         | After Auto-Cal (Notes 12, 18)                                                      | ±1/2                 | ±1                  | LSB (max)         |
| DNL      | Differential Non-Linearity       | After Auto-Cal                                                                     |                      | ±1                  | LSB (max)         |
|          | Positive Full-Scale Error        | After Auto-Cal (Notes 12, 18)                                                      | ±1/2                 | ±3.0                | LSB (max)         |
|          | Negative Full-Scale Error        | After Auto-Cal (Notes 12, 18)                                                      | ±1/2                 | ±3.0                | LSB (max)         |
|          | Offset Error                     | After Auto-Cal (Notes 5, 18)<br>V <sub>IN</sub> (+) = V <sub>IN</sub> (-) = 2.048V | ±1/2                 | ±2                  | LSB (max)         |
|          | DC Common Mode Error             | After Auto-Cal (Note 15)                                                           | ±2                   | ±3.5                | LSB (max)         |
| TUE      | Total Unadjusted Error           | After Auto-Cal (Notes 12, 13, 14)                                                  | ±1                   |                     | LSB               |
|          | Resolution with No Missing Codes | 8-bit + sign mode                                                                  |                      | 8 + sign            | Bits (min)        |
| INL      | Integral Linearity Error         | 8-bit + sign mode (Note 12)                                                        |                      | ±1/2                | LSB (max)         |
| DNL      | Differential Non-Linearity       | 8-bit + sign mode                                                                  |                      | ±3/4                | LSB (max)         |
|          | Positive Full-Scale Error        | 8-bit + sign mode (Note 12)                                                        |                      | ±1/2                | LSB (max)         |
|          | Negative Full-Scale Error        | 8-bit + sign mode (Note 12)                                                        |                      | ±1/2                | LSB (max)         |
|          | Offset Error                     | 8-bit + sign mode, after Auto-Zero<br>$V_{IN}(+) = V_{IN}(-) = + 2.048V$ (Note 13) |                      | ±1/2                | LSB (max)         |

ww national com

| Symbol              | Parameter Conditions                           |                                                                               | Typical<br>(Note 10) | Limits<br>(Note 11)                     | Units<br>(Limits)  |
|---------------------|------------------------------------------------|-------------------------------------------------------------------------------|----------------------|-----------------------------------------|--------------------|
| TUE                 | Total Unadjusted Error                         | 8-bit + sign mode after Auto-Zero<br>(Notes 12, 13, 14)                       |                      | ±3/4                                    | LSB (max)          |
|                     | Multiplexer Chan-to-Chan<br>Matching           |                                                                               | ±0.05                |                                         | LSB                |
|                     | Power Supply Sensitivity                       | $V^{+} = +5V \pm 10\%, V_{BEF} = +4.096V$                                     |                      |                                         |                    |
|                     | Offset Error                                   |                                                                               | ±0.5                 | ±1                                      | LSB (max)          |
|                     | + Full-Scale Error                             |                                                                               | ±0.5                 | ±1.5                                    | LSB (max)          |
|                     | - Full-Scale Error                             |                                                                               | ±0.5                 | ±1.5                                    | LSB (max)          |
|                     | Integral Linearity Error                       |                                                                               | ±0.5                 |                                         | LSB                |
|                     | Output Data from "12-Bit                       | (see <i>Table 5</i> ) (Note 20)                                               |                      | +10                                     | LSB (max)          |
|                     | Conversion of Offset"                          | (666 74276 6) (11616 25)                                                      |                      | -10                                     | LSB (min)          |
|                     | Output Data from "12-Bit                       | (see <i>Table 5</i> ) (Note 20)                                               |                      | 4095                                    | LSB (max)          |
|                     | Conversion of Full-Scale"                      | (1000 74676 6) (11010 20)                                                     |                      | 4093                                    | LSB (min)          |
| UNIPOLA             | R DYNAMIC CONVERTER CHARA                      | CTERISTICS                                                                    |                      |                                         |                    |
|                     | Signal to Naigo Dive Distantia                 | $f_{IN} = 1 \text{ kHz}, V_{IN} = 5 V_{P-P}, V_{REF}^{+} = 5.0V$              | 69.4                 |                                         | dB                 |
| S/(N+D)             | Signal-to-Noise Plus Distortion                | $f_{IN} = 20 \text{ kHz}, V_{IN} = 5 V_{P-P}, V_{REF}^{+} = 5.0V$             | 68.3                 |                                         | dB                 |
|                     | Ratio                                          | $f_{IN} = 40 \text{ kHz}, V_{IN} = 5 V_{P-P}, V_{REF} + = 5.0V$               | 65.7                 |                                         | dB                 |
|                     | -3 dB Full Power Bandwidth                     | $V_{IN} = 5 V_{P-P}$ , where S/(N+D) drops 3 dB                               | 31                   |                                         | kHz                |
| DIFFERE             | NTIAL DYNAMIC CONVERTER CH                     | 1 11 1 1                                                                      |                      |                                         |                    |
| D 1 E.I.E.          |                                                | $f_{IN} = 1 \text{ kHz}, V_{IN} = \pm 5 \text{V}, V_{BFF}^{+} = 5.0 \text{V}$ | 77.0                 | 1                                       | dB                 |
| C//NLD)             | Signal-to-Noise Plus Distortion                | 1                                                                             |                      |                                         |                    |
| S/(N+D)             | Ratio                                          | $f_{IN} = 20 \text{ kHz}, V_{IN} = \pm 5V, V_{REF}^+ = 5.0V$                  | 73.9                 |                                         | dB                 |
|                     |                                                | $f_{IN} = 40 \text{ kHz}, V_{IN} = \pm 5V, V_{REF}^+ = 5.0V$                  | 67.0                 |                                         | dB                 |
|                     | -3 dB Full Power Bandwidth                     | $V_{IN} = \pm 5V$ , where S/(N+D) drops 3 dB                                  | 40                   |                                         | kHz                |
|                     | NCE INPUT, ANALOG INPUTS AND                   | MULTIPLEXER CHARACTERISTICS                                                   |                      |                                         |                    |
| C <sub>REF</sub>    | Reference Input Capacitance                    |                                                                               | 85                   |                                         | pF                 |
| C <sub>A/D</sub>    | A/DIN1, A/DIN2 Analog Input<br>Capacitance     |                                                                               | 75                   |                                         | pF                 |
|                     | A/DIN1, A/DIN2 Analog Input<br>Leakage Current | V <sub>IN</sub> = +5.0V or V <sub>IN</sub> = 0V                               | ±0.1                 | ±1.0                                    | μA (max)           |
|                     | CH0-CH7 and COM Input Voltage                  |                                                                               |                      | GND - 0.05<br>(V <sub>A</sub> +) + 0.05 | V (min)<br>V (max) |
| C <sub>CH</sub>     | CH0-CH7 and COM Input<br>Capacitance           |                                                                               | 10                   |                                         | pF                 |
| C <sub>MUXOUT</sub> | MUX Output Capacitance                         |                                                                               | 20                   |                                         | pF                 |
|                     | Off Channel Leakage CH0–CH7                    | On Channel = 5V and Off Channel = 0V                                          | -0.01                | -0.3                                    | μA (min)           |
|                     | and COM Pins (Note 16)                         | On Channel = 0V and Off Channel = 5V                                          | 0.01                 | 0.3                                     | μA (max)           |
|                     | On Channel Leakage CH0–CH7                     | On Channel = 5V and Off Channel = 0V                                          | 0.01                 | 0.3                                     | μA (max)           |
|                     | and COM Pins (Note 16)                         | On Channel = 0V and Off Channel = 5V                                          | -0.01                | -0.3                                    | μΑ (min)           |
|                     | MUXOUT1 and MUXOUT2<br>Leakage Current         | $V_{MUXOUT} = 5.0V \text{ or } V_{MUXOUT} = 0V$                               | 0.01                 | 0.3                                     | μΑ (max)           |
| R <sub>ON</sub>     | MUX On Resistance                              | V <sub>IN</sub> = 2.5V and V <sub>MUXOUT</sub> = 2.4V                         | 850                  | 1150                                    | Ω (max)            |
| ··ON                |                                                |                                                                               |                      |                                         | %                  |
|                     | R <sub>ON</sub> Matching Chan-to-Chan          | $V_{IN} = 2.5V$ and $V_{MUXOUT} = 2.4V$                                       | 5                    |                                         |                    |
|                     | Chan-to-Chan Crosstalk                         | $V_{IN} = 5 V_{P-P}, f_{IN} = 40 \text{ kHz}$                                 | -72                  |                                         | dB                 |
|                     | MUX Bandwidth                                  |                                                                               | 90                   |                                         | kHz                |

## **DC and Logic Electrical Characteristics**

The following specifications apply for V+ =  $V_A$ + =  $V_D$ + = +5.0  $V_{DC}$ ,  $V_{REF}$ + = +4.096  $V_{DC}$ ,  $V_{REF}$ - = 0  $V_{DC}$ , 12-bit + sign conversion mode,  $f_{CK}$  =  $f_{SK}$  = 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H038,  $f_{CK}$  =  $f_{SK}$  = 5 MHz for the ADC12030, ADC12032, ADC12034 and ADC12038,  $R_S$  = 25 $\Omega$ , source impedance for  $V_{REF}$ + and  $V_{REF}$ -  $\leq$  25 $\Omega$ , fully-differential input with fixed 2.048V common-mode voltage, and 10( $t_{CK}$ ) acquisition time unless otherwise specified. **Boldface limits apply for T<sub>A</sub>** =  $t_{CK}$  =

| Symbo                                                 | Parameter                           | Conditions                            | Typical   | Limits    | Units    |  |  |
|-------------------------------------------------------|-------------------------------------|---------------------------------------|-----------|-----------|----------|--|--|
|                                                       | Faiailletei                         | Conditions                            | (Note 10) | (Note 11) | (Limits) |  |  |
| CCLK, CS, CONV, DI, PD AND SCLK INPUT CHARACTERISTICS |                                     |                                       |           |           |          |  |  |
| $V_{IN(1)}$                                           | Logical "1" Input Voltage           | V+ = 5.5V                             |           | 2.0       | V (min)  |  |  |
| $V_{IN(0)}$                                           | Logical "0" Input Voltage           | V+ = 4.5V                             |           | 0.8       | V (max)  |  |  |
| I <sub>IN(1)</sub>                                    | Logical "1" Input Current           | V <sub>IN</sub> = 5.0V                | 0.005     | 1.0       | μΑ (max) |  |  |
| I <sub>IN(0)</sub>                                    | Logical "0" Input Current           | $V_{IN} = 0V$                         | -0.005    | -1.0      | μA (min) |  |  |
| DO, EO                                                | C AND DOR DIGITAL OUTPUT CHARAC     | TERISTICS                             |           |           |          |  |  |
| · ·                                                   | Lawing 1 "4" Output Valtage         | V+ = 4.5V, I <sub>OUT</sub> = -360 μA |           | 2.4       | V (min)  |  |  |
| V <sub>OUT(1)</sub>                                   | Logical "1" Output Voltage          | V+ = 4.5V, I <sub>OUT</sub> = - 10 μA |           | 4.25      | V (min)  |  |  |
| $V_{OUT(0)}$                                          | Logical "0" Output Voltage          | V+ = 4.5V, I <sub>OUT</sub> = 1.6 mA  |           | 0.4       | V (max)  |  |  |
| _                                                     | TRI-STATE Output Current            | V <sub>OUT</sub> = 0V                 | -0.1      | -3.0      | μΑ (max) |  |  |
| I <sub>OUT</sub>                                      |                                     | $V_{OUT} = 5V$                        | 0.1       | 3.0       | μΑ (max) |  |  |
| +I <sub>SC</sub>                                      | Output Short Circuit Source Current | $V_{OUT} = 0V$                        | 14        | 6.5       | mA (min) |  |  |
| -I <sub>SC</sub>                                      | Output Short Circuit Sink Current   | $V_{OUT} = V_D +$                     | 16        | 8.0       | mA (min) |  |  |
| POWER                                                 | SUPPLY CHARACTERISTICS              |                                       |           |           |          |  |  |
|                                                       | Digital Supply Current              | Awake                                 | 1.6       | 2.5       | mA (max) |  |  |
|                                                       | ADC12030, ADC12032, ADC12034 and    | CS = HIGH, Powered Down, CCLK on      | 600       |           | μΑ       |  |  |
| 1.                                                    | ADC12038                            | CS = HIGH, Powered Down, CCLK off     | 20        |           | μA       |  |  |
| I <sub>D</sub> +                                      | Digital Supply Current              | Awake                                 | 2.3       | 3.2       | mA       |  |  |
|                                                       | ADC12H030, ADC12H032, ADC12H034     | CS = HIGH, Powered Down, CCLK on      | 0.9       |           | mA       |  |  |
|                                                       | and ADC12H038                       | CS = HIGH, Powered Down, CCLK off     | 20        |           | μΑ       |  |  |
|                                                       |                                     | Awake                                 | 2.7       | 4.0       | mA (max) |  |  |
| l <sub>A</sub> +                                      | Positive Analog Supply Current      | CS = HIGH, Powered Down, CCLK on      | 10        |           | μA       |  |  |
|                                                       |                                     | CS = HIGH, Powered Down, CCLK off     | 0.1       |           | μΑ       |  |  |
| l                                                     | Reference Input Current             | Awake                                 | 70        |           | μΑ       |  |  |
| I <sub>REF</sub>                                      | Therefore input ourient             | CS = HIGH, Powered Down               | 0.1       |           | μΑ       |  |  |

#### **AC Electrical Characteristics**

The following specifications apply for V+ =  $V_A$ + =  $V_D$ + = +5.0  $V_{DC}$ ,  $V_{REF}$ + = +4.096  $V_{DC}$ ,  $V_{REF}$ - = 0  $V_{DC}$ , 12-bit + sign conversion mode,  $t_r$  =  $t_f$  = 3 ns,  $t_{CK}$  =  $t_{SK}$  = 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H038,  $t_{CK}$  =  $t_{SK}$  = 5 MHz for the ADC12030, ADC12032, ADC12034 and ADC12038,  $t_{CK}$  =  $t_{SK}$  = 25 $t_{CK}$ , source impedance for  $t_{REF}$ + and  $t_{REF}$ -  $t_{CK}$  = 25 $t_{CK}$ , fully-differential input with fixed 2.048V common-mode voltage, and 10( $t_{CK}$ ) acquisition time unless otherwise specified. **Boldface limits apply for**  $t_{CK}$  =  $t_{CK}$  =  $t_{CK}$  =  $t_{CK}$  and 10( $t_{CK}$ ) acquisition time unless otherwise specified.

| Symb<br>ol      | Parameter                    | Conditions | Typical<br>(Note 10) | ADC12H030/2/4/8<br>Limits<br>(Note 11) | ADC12030/2/4/8<br>Limits<br>(Note 11) | Units<br>(Limits) |
|-----------------|------------------------------|------------|----------------------|----------------------------------------|---------------------------------------|-------------------|
| f <sub>CK</sub> | Conversion Clock (CCLK)      |            | 10                   | 8                                      | 5                                     | MHz (max)         |
|                 | Frequency                    |            | 1                    |                                        |                                       | MHz (min)         |
| f               | Serial Data Clock SCLK       |            | 10                   | 8                                      | 5                                     | MHz (max)         |
| † <sub>SK</sub> | Frequency                    |            | 0                    |                                        |                                       | Hz (min)          |
|                 | Conversion Clock Duty Cycle  |            |                      | 40                                     | 40                                    | % (min)           |
|                 | Conversion Clock Duty Cycle  |            |                      | 60                                     | 60                                    | % (max)           |
|                 | Social Data Clask Duty Cyala |            |                      | 40                                     | 40                                    | % (min)           |
|                 | Serial Data Clock Duty Cycle |            |                      | 60                                     | 60                                    | % (max)           |

| Symb<br>ol                                | Parameter                                                                                                 | Conditions              | Typical<br>(Note 10)   | ADC12H030/2/4/8<br>Limits<br>(Note 11)       | ADC12030/2/4/8<br>Limits<br>(Note 11)        | Units<br>(Limits)    |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|------------------------|----------------------------------------------|----------------------------------------------|----------------------|
|                                           | Companies Times                                                                                           | 12-Bit + Sign or 12-Bit | 44(t <sub>CK</sub> )   | 44(t <sub>CK</sub> )<br>5.5                  | 44(t <sub>CK</sub> )<br>8.8                  | (max)<br>µs (max)    |
| t <sub>C</sub>                            | Conversion Time                                                                                           | 8-Bit + Sign or 8-Bit   | 21(t <sub>CK</sub> )   | 21(t <sub>CK</sub> )<br>2.625                | 21(t <sub>CK</sub> )<br>4.2                  | (max)<br>µs (max)    |
|                                           |                                                                                                           |                         | 6(t <sub>CK</sub> )    | 6(t <sub>CK</sub> )<br>7(t <sub>CK</sub> )   | 6(t <sub>CK</sub> )<br>7(t <sub>CK</sub> )   | (min)<br>(max)       |
|                                           |                                                                                                           | 6 Cycles Programmed     |                        | 0.75<br>0.875                                | 1.2                                          | μs (min)<br>μs (max) |
| t <sub>A</sub> Acquisition Time (Note 19) |                                                                                                           |                         | 10(t <sub>CK</sub> )   | 10(t <sub>CK</sub> )<br>11(t <sub>CK</sub> ) | 10(t <sub>CK</sub> )<br>11(t <sub>CK</sub> ) | (min)<br>(max)       |
|                                           |                                                                                                           | 10 Cycles Programmed    |                        | 1.25<br>1.375                                | 2.0                                          | μs (min)<br>μs (max) |
|                                           | Acquisition Time (Note 19)                                                                                | 18 Cycles Programmed    | 18(t <sub>CK</sub> )   | 18(t <sub>CK</sub> )<br>19(t <sub>CK</sub> ) | 18(t <sub>CK</sub> )<br>19(t <sub>CK</sub> ) | (min)<br>(max)       |
|                                           |                                                                                                           |                         |                        | 2.25<br>2.375                                | 3.6<br>3.8                                   | μs (min)<br>μs (max) |
|                                           |                                                                                                           | O4 Ousland Business and | 34(t <sub>CK</sub> )   | 34(t <sub>CK</sub> )<br>35(t <sub>CK</sub> ) | 34(t <sub>CK</sub> )<br>35(t <sub>CK</sub> ) | (min)<br>(max)       |
|                                           |                                                                                                           | 34 Cycles Programmed    |                        | 4.25<br>4.375                                | 6.8<br>7.0                                   | μs (min)<br>μs (max) |
| CKAL                                      | Self-Calibration Time                                                                                     |                         | 4944(t <sub>CK</sub> ) | 4944(t <sub>CK</sub> )<br>618.0              | 4944(t <sub>CK</sub> )<br>988.8              | (max)<br>µs (max)    |
| AZ                                        | Auto-Zero Time                                                                                            |                         | 76(t <sub>CK</sub> )   | 76(t <sub>CK</sub> )<br>9.5                  | 76(t <sub>CK</sub> )<br>15.2                 | (max)<br>µs (max)    |
|                                           | Self-Calibration or Auto-Zero                                                                             |                         | 2(t <sub>CK</sub> )    | 2(t <sub>CK</sub> )<br>3(t <sub>CK</sub> )   | 2(t <sub>CK</sub> )<br>3(t <sub>CK</sub> )   | (min)<br>(max)       |
| SYNC                                      | Synchronization Time from DOR                                                                             |                         |                        | 0.250<br>0.375                               | 0.40<br>0.60                                 | μs (min)<br>μs (max) |
| OOR                                       | DOR High Time when $\overline{CS}$ is<br>Low Continuously for Read<br>Data and Software Power Up/<br>Down |                         | 9(t <sub>SK</sub> )    | 9(t <sub>SK</sub> )<br>1.125                 | 9(t <sub>SK</sub> )<br>1.8                   | (max)<br>µs (max)    |
| CONV                                      | CONV Valid Data Time                                                                                      |                         | 8(t <sub>SK</sub> )    | 8(t <sub>SK</sub> )<br>1.0                   | 8(t <sub>SK</sub> )<br>1.6                   | (max)<br>µs (max)    |

# **Timing Characteristics**

The following specifications apply for V+ =  $V_A$ + =  $V_D$ + = +5.0  $V_{DC}$ ,  $V_{REF}$ + = +4.096  $V_{DC}$ ,  $V_{REF}$ - = 0  $V_{DC}$ , 12-bit + sign conversion mode,  $t_r$  =  $t_f$  = 3 ns,  $t_{CK}$  =  $t_{SK}$  = 8 MHz for the ADC12H030, ADC12H032, ADC12H034 and ADC12H03,  $t_{CK}$  =  $t_{SK}$  = 5 MHz for the ADC12030, ADC12032, ADC12034 and ADC12038,  $t_{CK}$  =  $t_{SK}$  = 25 $t_{CK}$ , source impedance for  $t_{REF}$ + and  $t_{REF}$ -  $t_{CK}$  = 25 $t_{CK}$ , fully-differential input with fixed 2.048V common-mode voltage, and 10( $t_{CK}$ ) acquisition time unless otherwise specified. **Boldface limits apply for T**<sub>A</sub> = T<sub>J</sub> = T<sub>MIN</sub> **to T**<sub>MAX</sub>; all other limits  $t_{CK}$  =  $t_{CK}$  = 25°C. (Note 17)

| Symbol              | Parameter                                                                              | Conditions | Typical<br>(Note 10) | Limits<br>(Note 11) | Units<br>(Limits) |
|---------------------|----------------------------------------------------------------------------------------|------------|----------------------|---------------------|-------------------|
| t <sub>HPU</sub>    | Hardware Power-Up Time, Time from PD Falling Edge to EOC Rising Edge                   |            | 140                  | 250                 | μs (max)          |
| t <sub>SPU</sub>    | Software Power-Up Time, Time from Serial Data Clock<br>Falling Edge to EOC Rising Edge |            | 140                  | 250                 | μs (max)          |
| t <sub>ACC</sub>    | Access Time Delay from CS Falling Edge to DO Data Valid                                |            | 20                   | 50                  | ns (max)          |
| t <sub>SET-UP</sub> | Set-Up Time of $\overline{\text{CS}}$ Falling Edge to Serial Data Clock Rising Edge    |            |                      | 30                  | ns (min)          |

| Symbol           | Parameter                                                                        | Conditions                                   | Typical (Note 10) | Limits<br>(Note 11) | Units<br>(Limits)    |
|------------------|----------------------------------------------------------------------------------|----------------------------------------------|-------------------|---------------------|----------------------|
| $t_{DELAY}$      | Delay from SCLK Falling Edge to CS Falling Edge                                  |                                              | 0                 | 5                   | ns (min)             |
| $t_{1H}, t_{0H}$ | Delay from CS Rising Edge to DO TRI-STATE                                        | $R_L = 3k, C_L = 100 pF$                     | 40                | 100                 | ns (max)             |
| t <sub>HDI</sub> | DI Hold Time from Serial Data Clock Rising Edge                                  |                                              | 5                 | 15                  | ns (min)             |
| t <sub>SDI</sub> | DI Set-Up Time from Serial Data Clock Rising Edge                                |                                              | 5                 | 10                  | ns (min)             |
| t <sub>HDO</sub> | DO Hold Time from Serial Data Clock Falling Edge                                 | R <sub>L</sub> = 3k, C <sub>L</sub> = 100 pF | 25                | 50<br>5             | ns (max)<br>ns (min) |
| t <sub>DDO</sub> | Delay from Serial Data Clock Falling Edge to DO Data Valid                       |                                              | 35                | 50                  | ns (max)             |
|                  | DO Rise Time, TRI-STATE to High                                                  | $R_L = 3k, C_L = 100 pF$                     | 10                | 30                  | ns (max)             |
| t <sub>RDO</sub> | DO Rise Time, Low to High                                                        | $R_L = 3k, C_L = 100 pF$                     | 10                | 30                  | ns (max)             |
|                  | DO Fall Time, TRI-STATE to Low                                                   | $R_L = 3k, C_L = 100 pF$                     | 12                | 30                  | ns (max)             |
| t <sub>FDO</sub> | DO Fall Time, High to Low                                                        | $R_L = 3k, C_L = 100 pF$                     | 12                | 30                  | ns (max)             |
| t <sub>CD</sub>  | Delay from CS Falling Edge to DOR Falling Edge                                   |                                              | 25                | 45                  | ns (max)             |
| t <sub>SD</sub>  | Delay from Serial Data Clock Falling Edge to $\overline{\text{DOR}}$ Rising Edge |                                              | 25                | 45                  | ns (max)             |
| C <sub>IN</sub>  | Capacitance of Logic Inputs                                                      |                                              | 10                |                     | pF                   |
| C <sub>OUT</sub> | Capacitance of Logic Outputs                                                     |                                              | 20                |                     | pF                   |

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2: All voltages are measured with respect to GND, unless otherwise specified.

Note 3: When the input voltage  $(V_{IN})$  at any pin exceeds the power supplies  $(V_{IN} < GND \text{ or } V_{IN} > V_{A} + \text{ or } V_{D} +)$ , the current at that pin should be limited to 30 mA. The 120 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 30 mA to four.

Note 4: The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_J$ max,  $\theta_{JA}$  and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any temperature is  $P_D = (T_J$ max  $- T_A)/\theta_{JA}$  or the number given in the Absolute Maximum Ratings, whichever is lower.

Note 5: The human body model is a 100 pF capacitor discharged through a 1.5 k $\Omega$  resistor into each pin.

**Note 6:** See AN450 "Surface Mounting Methods and Their Effect on Product Reliability" or the section titled "Surface Mount" found in any post 1986 National Semiconductor Linear Data Book for other methods of soldering surface mount devices.

Note 7: Two on-chip diodes are tied to each analog input through a series resistor as shown below. Input voltage magnitude up to 5V above  $V_A+$  or 5V below GND will not damage this device. However, errors in the A/D conversion can occur (if these diodes are forward biased by more than 50 mV) if the input voltage magnitude of selected or unselected analog input go above  $V_A+$  or below GND by more than 50 mV. As an example, if  $V_A+$  is 4.5  $V_{DC}$ , full-scale input voltage must be  $\leq$ 4.55  $V_{DC}$  to ensure accurate conversions.



Note 8: To guarantee accuracy, it is required that the V<sub>A</sub>+ and V<sub>D</sub>+ be connected together to the same power supply with separate bypass capacitors at each V + pin.

Note 9: With the test condition for  $V_{REF} = V_{REF} = V_{REF}$  given as +4.096V, the 12-bit LSB is 1.0 mV and the 8-bit LSB is 16.0 mV.

**Note 10:** Typical figures are at  $T_J = T_A = 25^{\circ}C$  and represent most likely parametric norm.

Note 11: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 12: Positive integral linearity error is defined as the deviation of the analog value, expressed in LSBs, from the straight line that passes through positive full-scale and zero. For negative integral linearity error, the straight line passes through negative full-scale and zero (see *Figures 2, 3*).

Note 13: Zero error is a measure of the deviation from the mid-scale voltage (a code of zero), expressed in LSB. It is the worst-case value of the code transitions between 1 to 0 and 0 to +1 (see *Figure 4*).

Note 14: Total unadjusted error includes offset, full-scale, linearity and multiplexer errors.

Note 15: The DC common-mode error is measured in the differential multiplexer mode with the assigned positive and negative input channels shorted together.

Note 16: Channel leakage current is measured after the channel selection.

Note 17: Timing specifications are tested at the TTL logic levels, V<sub>IL</sub> = 0.4V for a falling edge and V<sub>IH</sub> = 2.4V for a rising edge. TRI-STATE output voltage is forced to 1.4V.

Note 18: The ADC12030 family's self-calibration technique ensures linearity and offset errors as specified, but noise inherent in the self-calibration process will result in a maximum repeatability uncertainty of 0.2 LSB.

Note 19: If SCLK and CCLK are driven from the same clock source, then t<sub>A</sub> is 6, 10, 18 or 34 clock periods minimum and maximum.

Note 20: The "12-Bit Conversion of Offset" and "12-Bit Conversion of Full-Scale" modes are intended to test the functionality of the device. Therefore, the output data from these modes are not an indication of the accuracy of a conversion result.



FIGURE 1. Transfer Characteristic



FIGURE 2. Simplified Error Curve vs. Output Code without Auto-Calibration or Auto-Zero Cycles



FIGURE 3. Simplified Error Curve vs. Output Code after Auto-Calibration Cycle



FIGURE 4. Offset or Zero Error Voltage

# **Typical Performance Characteristics** The following curves apply for 12-bit + sign mode after auto-calibration unless otherwise specified. The performance for 8-bit + sign mode is equal to or better than shown. (Note 9)





# Linearity Error Change vs. Reference Voltage



# Full-Scale Error Change vs. Clock Frequency



# Linearity Error Change vs. Temperature



1135454

# Linearity Error Change vs. Supply Voltage



Full-Scale Error Change



1135458

www.national.co

3

#### **Full-Scale Error Change** vs. Reference Voltage



#### **Zero Error Change** vs. Clock Frequency



#### **Zero Error Change** vs. Reference Voltage



#### **Full-Scale Error Change** vs. Supply Voltage



#### **Zero Error Change** vs. Temperature



# **Zero Error Change**



1135464

# Analog Supply Current vs. Temperature



# Digital Supply Current vs. Temperature



# Digital Supply Current vs. Clock Frequency



## Typical Dynamic Performance Characteristics The following curves apply for 12-bit + sign mode

after auto-calibration unless otherwise specified.

#### **Bipolar Spectral Response** with 1 kHz Sine Wave Input



1135468

#### **Bipolar Spectral Response** with 20 kHz Sine Wave Input



**Bipolar Spectral Response** with 40 kHz Sine Wave Input



**Bipolar Spectral Response** with 10 kHz Sine Wave Input



1135469

#### **Bipolar Spectral Response** with 30 kHz Sine Wave Input



**Bipolar Spectral Response** with 50 kHz Sine Wave Input



1135473



#### **Unipolar Signal-to-Noise** + Distortion Ratio vs. Input Frequency



1135476

#### **Unipolar Spectral Response** with 1 kHz Sine Wave Input



#### Unipolar Signal-to-Noise Ratio vs. Input Frequency



1135475

#### **Unipolar Signal-to-Noise** + Distortion Ratio vs. Input Signal Level



1135477

#### **Unipolar Spectral Response** with 10 kHz Sine Wave Input



1135479

# Unipolar Spectral Response with 20 kHz Sine Wave Input



# Unipolar Spectral Response with 40 kHz Sine Wave Input



# Unipolar Spectral Response with 30 kHz Sine Wave Input



# Unipolar Spectral Response with 50 kHz Sine Wave Input



ww national com

## **Test Circuits**





# +5.0V ADC12038 CH0(ON) Channel Select CH7(OFF)

# **Timing Diagrams**





1135405



1135419











w national com



Note: Hardware power up/down may occur at any time. If PD is high while a conversion is in progress that conversion will be corrupted and erroneous data will be stored in the output shift register.

#### ADC12038 Configuration Modification—Example of a Status Read



Note: In order for all 9 bits of Status Information to be accessible, the last conversion programmed before Cycle N needs to have a resolution of 8 bits plus sign, 12 bits, 12 bits plus sign, or greater.



\*Tantalum

FIGURE 5. Recommended Power Supply Bypassing and Grounding



FIGURE 6. Protecting the MUXOUT1, MUXOUT2, A/DIN1 and A/DIN2 Analog Pins

ww national com

<sup>\*\*</sup>Monolithic Ceramic or better

# **Format and Set-Up Tables**

**TABLE 1. Data Out Formats** 

| DO F    | ormat        | s          | DB0  | DB1 | DB2 | DB3 | DB4  | DB5 | DB6 | DB7 | DB8  | DB9 | DB1<br>0 | DB1<br>1 | DB1<br>2 | DB1<br>3 | DB1<br>4 | DB1<br>5 | DB16 |
|---------|--------------|------------|------|-----|-----|-----|------|-----|-----|-----|------|-----|----------|----------|----------|----------|----------|----------|------|
|         |              | 17<br>Bits | Х    | Х   | Х   | Х   | Sign | MSB | 10  | 9   | 8    | 7   | 6        | 5        | 4        | 3        | 2        | 1        | LSB  |
|         | MSB<br>First | 13<br>Bits | Sign | MSB | 10  | 9   | 8    | 7   | 6   | 5   | 4    | 3   | 2        | 1        | LSB      |          |          |          |      |
| with    |              | 9<br>Bits  | Sign | MSB | 6   | 5   | 4    | 3   | 2   | 1   | LSB  |     |          |          |          |          |          |          |      |
| Sign    |              | 17<br>Bits | LSB  | 1   | 2   | 3   | 4    | 5   | 6   | 7   | 8    | 9   | 10       | MSB      | Sign     | Х        | Х        | Х        | Х    |
|         | LSB<br>First | 13<br>Bits | LSB  | 1   | 2   | 3   | 4    | 5   | 6   | 7   | 8    | 9   | 10       | MSB      | Sign     |          |          |          |      |
|         |              | 9<br>Bits  | LSB  | 1   | 2   | 3   | 4    | 5   | 6   | MSB | Sign |     |          |          |          |          |          |          |      |
|         |              | 16<br>Bits | 0    | 0   | 0   | 0   | MSB  | 10  | 9   | 8   | 7    | 6   | 5        | 4        | 3        | 2        | 1        | LSB      |      |
|         | MSB<br>First | 12<br>Bits | MSB  | 10  | 9   | 8   | 7    | 6   | 5   | 4   | 3    | 2   | 1        | LSB      |          |          |          |          |      |
| without |              | 8<br>Bits  | MSB  | 6   | 5   | 4   | 3    | 2   | 1   | LSB |      |     |          |          |          |          |          |          |      |
| sign    |              | 16<br>Bits | LSB  | 1   | 2   | 3   | 4    | 5   | 6   | 7   | 8    | 9   | 10       | MSB      | 0        | 0        | 0        |          |      |
|         | LSB<br>First | 12<br>Bits | LSB  | 1   | 2   | 3   | 4    | 5   | 6   | 7   | 8    | 9   | 10       | MSB      |          |          |          |          |      |
|         |              | 8<br>Bits  | LSB  | 1   | 2   | 3   | 4    | 5   | 6   | MSB |      |     |          |          |          |          |          |          |      |

X = High or Low state.

27

#### **TABLE 2. ADC12038 Multiplexer Addressing**

| М   | UX A | ddre | ss  |     | Analog Channel Addressed and Assignment with A/DIN1 tied to MUXOUT1 and A/DIN2 tied to MUXOUT2 |     |     |     |     |     |     | Pola | Input<br>arity<br>nment | Cha    | er Output<br>nnel<br>nment | Mode   |                  |
|-----|------|------|-----|-----|------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|------|-------------------------|--------|----------------------------|--------|------------------|
| DI0 | DI1  | DI2  | DI3 | СН0 | CH1                                                                                            | CH2 | СНЗ | CH4 | CH5 | СН6 | СН7 | СО   | A/DIN1                  | A/DIN2 | MUXOUT                     | MUXOUT |                  |
|     |      |      |     |     |                                                                                                |     |     |     |     |     |     | M    |                         |        | 1                          | 2      |                  |
| L   | L    | L    | L   | +   | _                                                                                              |     |     |     |     |     |     |      | +                       | -      | CH0                        | CH1    |                  |
| L   | L    | L    | Н   |     |                                                                                                | +   | -   |     |     |     |     |      | +                       | -      | CH2                        | CH3    |                  |
| L   | L    | Н    | L   |     |                                                                                                |     |     | +   | -   |     |     |      | +                       | -      | CH4                        | CH5    |                  |
| L   | L    | н    | Н   |     |                                                                                                |     |     |     |     | +   | -   |      | +                       | _      | CH6                        | CH7    | D.11             |
| L   | Н    | L    | L   | -   | +                                                                                              |     |     |     |     |     |     |      | -                       | +      | CH0                        | CH1    | Differential     |
| L   | Н    | L    | Н   |     |                                                                                                | -   | +   |     |     |     |     |      | -                       | +      | CH2                        | СНЗ    |                  |
| L   | Н    | Н    | L   |     |                                                                                                |     |     | -   | +   |     |     |      | <u> </u>                | +      | CH4                        | CH5    |                  |
| L   | Н    | Н    | Н   |     |                                                                                                |     |     |     |     | -   | +   |      | -                       | +      | CH6                        | CH7    |                  |
| Н   | L    | L    | L   | +   |                                                                                                |     |     |     |     |     |     | _    | +                       | -      | CH0                        | COM    |                  |
| Н   | L    | L    | Н   |     |                                                                                                | +   |     |     |     |     |     | -    | +                       | -      | CH2                        | СОМ    |                  |
| Н   | L    | н    | L   |     |                                                                                                |     |     | +   |     |     |     | -    | +                       | -      | CH4                        | СОМ    |                  |
| Н   | L    | н    | Н   |     |                                                                                                |     |     |     |     | +   |     | -    | +                       | _      | CH6                        | СОМ    | Oin alla Farda d |
| Н   | Н    | L    | L   |     | +                                                                                              |     |     |     |     |     |     | _    | +                       | _      | CH1                        | СОМ    | Single-Ended     |
| Н   | Н    | L    | Н   |     |                                                                                                |     | +   |     |     |     |     | _    | +                       | _      | CH3                        | СОМ    |                  |
| Н   | Н    | Н    | L   |     |                                                                                                |     |     |     | +   |     |     | _    | +                       | -      | CH5                        | СОМ    |                  |
| Н   | Н    | Н    | Н   |     |                                                                                                |     |     |     |     |     | +   | -    | +                       | -      | CH7                        | СОМ    |                  |

### TABLE 3. ADC12034 Multiplexer Addressing

| MU  | MUX Address with |     | and<br>n A/DIN | Assignı<br>I tied to | Address<br>ment<br>MUXO<br>MUXOL | UT1 |     | t Polarity<br>nment | •      | er Output<br>ssignment | Mode    |               |
|-----|------------------|-----|----------------|----------------------|----------------------------------|-----|-----|---------------------|--------|------------------------|---------|---------------|
| DI0 | DI1              | DI2 | CH0            | CH1                  | CH2                              | СНЗ | СОМ | A/DIN1              | A/DIN2 | MUXOUT1                | MUXOUT2 |               |
| L   | L                | L   | +              | -                    |                                  |     |     | +                   | -      | CH0                    | CH1     | _             |
| L   | L                | Н   |                |                      | +                                | _   |     | +                   | _      | CH2                    | СНЗ     | D:#ti-1       |
| L   | Н                | L   | -              | +                    |                                  |     |     | _                   | +      | CH0                    | CH1     | Differential  |
| L   | Н                | Н   |                |                      | -                                | +   |     | -                   | +      | CH2                    | CH3     |               |
| Н   | L                | L   | +              |                      |                                  |     | -   | +                   | -      | CH0                    | СОМ     |               |
| Н   | L                | Н   |                |                      | +                                |     | _   | +                   | _      | CH2                    | СОМ     | Oinede Forded |
| Н   | Н                | L   |                | +                    |                                  |     | _   | +                   | _      | CH1                    | СОМ     | Single-Ended  |
| _ н | Н                | Н   |                |                      |                                  | +   | _   | +                   | _      | CH3                    | СОМ     |               |

ww national com

TABLE 4. ADC12032 and ADC12030 Multiplexer Addressing

| MUX A | ddress | a<br>with A/I | g Channel Add<br>and Assignmen<br>DIN1 tied to MU<br>DIN2 tied to MU | it<br>JXOUT1 |        | t Polarity<br>nment |         | er Output<br>ssignment | Mode          |
|-------|--------|---------------|----------------------------------------------------------------------|--------------|--------|---------------------|---------|------------------------|---------------|
| DI0   | DI1    | CH0           | CH1                                                                  | СОМ          | A/DIN1 | A/DIN2              | MUXOUT1 | MUXOUT2                |               |
| L     | L      | +             | -                                                                    |              | +      | -                   | CH0     | CH1                    | D:#ti-l       |
| L     | Н      | _             | +                                                                    |              | -      | +                   | CH0     | CH1                    | Differential  |
| Н     | L      | +             |                                                                      | -            | +      | -                   | CH0     | СОМ                    | Oin als Endad |
| н     | н      |               | +                                                                    | _            | +      | _                   | CH1     | СОМ                    | Single-Ended  |

Note: ADC12030 and ADC12H030 do not have A/DIN1, A/DIN2, MUX-OUT1 and MUXOUT2 pins.

#### **TABLE 5. Mode Programming**

| ADC12038                    | DI0           | DI1     | DI2                                           | DI3   | DI4 | DI5 | DI6 | DI7 |                                              |                            |
|-----------------------------|---------------|---------|-----------------------------------------------|-------|-----|-----|-----|-----|----------------------------------------------|----------------------------|
| ADC12034                    | DI0           | DI1     | DI2                                           |       | DI3 | DI4 | DI5 | DI6 | Mode Selected                                | DO Format                  |
| ADC12030<br>and<br>ADC12032 | DIO           | DI1     |                                               |       | DI2 | DI3 | DI4 | DI5 | (Current)                                    | (next Conversion<br>Cycle) |
|                             | See Ta        | bles 2, | 3 or Ta                                       | ble 4 | L   | L   | L   | L   | 12 Bit Conversion                            | 12 or 13 Bit MSB First     |
|                             | See Ta        | bles 2, | 3 or Ta                                       | ble 4 | L   | L   | L   | Н   | 12 Bit Conversion                            | 16 or 17 Bit MSB First     |
|                             | See Ta        | bles 2, | 3 or Ta                                       | ble 4 | L   | L   | Ι   | L   | 8 Bit Conversion                             | 8 or 9 Bit MSB First       |
|                             | L L           |         | L                                             | L     | L   | L   | Ι   | Η   | 12 Bit Conversion of Full-Scale              | 12 or 13 Bit MSB First     |
|                             | See Ta        | bles 2, | <i>3</i> or <i>Ta</i>                         | ble 4 | L   | Н   | ┙   | L   | 12 Bit Conversion                            | 12 or 13 Bit LSB First     |
|                             |               |         | ee <i>Tables 2</i> , <i>3</i> or <i>Table</i> |       | L   | Н   | L   | Н   | 12 Bit Conversion                            | 16 or 17 Bit LSB First     |
|                             | See Tables 2, |         | 3 or Ta                                       | ble 4 | L   | Н   | Н   | L   | 8 Bit Conversion                             | 8 or 9 Bit LSB First       |
|                             | L             | L       | L                                             | L     | L   | Н   | Η   | Н   | 12 Bit Conversion of Offset                  | 12 or 13 Bit LSB First     |
|                             | L             | L       | L                                             | L     | Н   | L   | L   | L   | Auto Cal                                     | No Change                  |
|                             | L             | L       | L                                             | L     | Н   | L   | L   | Н   | Auto Zero                                    | No Change                  |
|                             | L             | L       | L                                             | L     | Н   | L   | Η   | L   | Power Up                                     | No Change                  |
|                             | L             | L       | L                                             | L     | Н   | L   | Н   | Н   | Power Down                                   | No Change                  |
|                             | L             | L       | L                                             | L     | Н   | Н   | L   | L   | Read Status Register                         | No Change                  |
|                             | L             | L       | L                                             | L     | Н   | Н   | L   | Н   | Data Out without Sign                        | No Change                  |
|                             | Н             | L       | L                                             | L     | Н   | Н   | L   | Н   | Data Out with Sign                           | No Change                  |
|                             | L             | L       | L                                             | L     | Н   | Н   | Н   | L   | Acquisition Time—6 CCLK Cycles               | No Change                  |
|                             | L             | Η       | L                                             | L     | Н   | Н   | Ι   | L   | Acquisition Time—10 CCLK Cycles              | No Change                  |
|                             | Н             | L       | L                                             | L     | Н   | Н   | Н   | L   | Acquisition Time—18 CCLK Cycles              | No Change                  |
|                             | Н             | Н       | L                                             | L     | Н   | Н   | Н   | L   | Acquisition Time—34 CCLK Cycles              | No Change                  |
|                             | L             | L       | L                                             | L     | Н   | Н   | Н   | Н   | User Mode                                    | No Change                  |
|                             | Н             | Х       | Х                                             | Х     | Н   | Н   | Н   | Н   | Test Mode<br>(CH1–CH7 become Active Outputs) | No Change                  |

Note: The A/D powers up with no Auto Cal, no Auto Zero, 10 CCLK acquisition time, 12-bit + sign conversion, power up, 12- or 13-bit MSB first, and user mode. X = Don't Care

TABLE 6. Conversion/Read Data Only Mode Programming

| CS | CONV | PD | Mode                                           |
|----|------|----|------------------------------------------------|
| L  | L    | L  | See Table 5 for Mode                           |
| L  | Н    | L  | Read Only (Previous DO Format). No Conversion. |
| Н  | Х    | L  | Idle                                           |
| Х  | Х    | Н  | Power Down                                     |

X = Don't Care

|                     | TABLE 7. Status Register                            |                                                       |                                                       |                                                |                                                 |                                        |                                                                                          |                                                                                                             |                                                                                              |  |  |  |  |  |  |
|---------------------|-----------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|------------------------------------------------|-------------------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Status Bit Location | DB0                                                 | DB1                                                   | DB2                                                   | DB3                                            | DB4                                             | DB5                                    | DB6                                                                                      | DB7                                                                                                         | DB8                                                                                          |  |  |  |  |  |  |
| Status Bit          | PU                                                  | PD                                                    | Cal                                                   | 8 or 9                                         | 12 or 13                                        | 16 or 17                               | Sign                                                                                     | Justification                                                                                               | Test Mode                                                                                    |  |  |  |  |  |  |
|                     | [                                                   | Device Statu                                          | s                                                     | DO Output Format Status                        |                                                 |                                        |                                                                                          |                                                                                                             |                                                                                              |  |  |  |  |  |  |
| Function            | "High" indicates a Power Up Sequence is in progress | "High" indicates a Power Down Sequence is in progress | "High" indicates an Auto- Cal Sequence is in progress | "High"<br>indicates<br>an 8 or 9 bit<br>format | "High"<br>indicates a<br>12 or 13 bit<br>format | "High" indicates a 16 or 17 bit format | "High" indicates that the sign bit is included. When "Low" the sign bit is not included. | When "High" the conversion result will be output MSB first. When "Low" the result will be output LSB first. | When "High"<br>the device is<br>in test mode.<br>When "Low"<br>the device is<br>in user mode |  |  |  |  |  |  |

## **Applications Information**

Some of the device/package combinations are obsolete and are described here for reference only. Please see our web site for availability.

#### 1.0 DIGITAL INTERFACE

#### 1.1 Interface Concepts

The example in *Figure 7* shows a typical sequence of events after the power is applied to the ADC12030/2/4/8:



FIGURE 7. Typical Power Supply Power Up Sequence

The first instruction input to the A/D via DI initiates Auto-Cal. The data output on DO at that time is meaningless and is completely random. To determine whether the Auto Cal has been completed, a read status instruction is issued to the A/ D. Again the data output at that time has no significance since the Auto Cal procedure modifies the data in the output shift register. To retrieve the status information, an additional read status instruction is issued to the A/D. At this time the status data is available on DO. If the Cal signal in the status word, is low Auto Cal has been completed. Therefore, the next instruction issued can start a conversion. The data output at this time is again status information. To keep noise from corrupting the A/D conversion, status can not be read during a conversion. If CS is strobed and is brought low during a conversion, that conversion is prematurely ended. EOC can be used to determine the end of a conversion or the A/D controller can keep track in software of when it would be appropriate to communicate to the A/D again. Once it has been determined that the A/D has completed a conversion, another instruction can be transmitted to the A/D. The data from this conversion can be accessed when the next instruction is issued to the A/D.

Note, when  $\overline{\text{CS}}$  is low continuously it is important to transmit the exact number of SCLK cycles, as shown in the timing diagrams. Not doing so will desynchronize the serial communication to the A/D. (See Section 1.3.)

#### 1.2 Changing Configuration

The configuration of the ADC12030/2/4/8 on power up defaults to 12-bit plus sign resolution, 12- or 13-bit MSB First, 10 CCLK acquisition time, user mode, no Auto Cal, no Auto Zero, and power up mode. Changing the acquisition time and turning the sign bit on and off requires an 8-bit instruction to be issued to the ADC. This instruction will not start a conversion. The instructions that select a multiplexer address and format the output data do start a conversion. Figure 8 describes an example of changing the configuration of the ADC12030/2/4/8.

During I/O sequence 1, the instruction on DI configures the ADC12030/2/4/8 to do a conversion with 12-bit +sign resolution. Notice that when the 6 CCLK Acquisition and Data Out without Sign instructions are issued to the ADC, I/O sequences 2 and 3, a new conversion is not started. The data output during these instructions is from conversion N which was started during I/O sequence 1. The Configuration Modification timing diagram describes in detail the sequence of

events necessary for a Data Out without Sign, Data Out with Sign, or 6/10/18/34 CCLK Acquisition time mode selection. *Table 5* describes the actual data necessary to be input to the ADC to accomplish this configuration modification. The next instruction, shown in *Figure 8*, issued to the A/D starts conversion N+1 with 8 bits of resolution formatted MSB first. Again the data output during this I/O cycle is the data from conversion N

The number of SCLKs applied to the A/D during any conversion I/O sequence should vary in accord with the data out word format chosen during the previous conversion I/O sequence. The various formats and resolutions available are shown in *Table 1*. In *Figure 8*, since 8-bit, without sign, MSB first format was chosen during I/O sequence 4, the number of SCLKs required during I/O sequence 5 is 8. In the following I/O sequence the format changes to 12-bit without sign MSB first; therefore the number of SCLKs required during I/O sequence 6 changes accordingly to 12.

#### 1.3 CS Low Continuously Considerations

When  $\overline{\text{CS}}$  is continuously low, it is important to transmit the exact number of SCLK pulses that the ADC expects. Not doing so will desynchronize the serial communications to the ADC. When the supply power is first applied to the ADC, it will expect to see 13 SCLK pulses for each I/O transmission. The number of SCLK pulses that the ADC expects to see is the same as the digital output word length. The digital output word length is controlled by the Data Out (DO) format. The DO format maybe changed any time a conversion is started or when the sign bit is turned on or off. The table below details out the number of clock periods required for different DO formats:

| DO Format                |          | Number of SCLKs Expected |
|--------------------------|----------|--------------------------|
| O Dit MCD on LCD Finet   | SIGN OFF | 8                        |
| 8-Bit MSB or LSB First   | SIGN ON  | 9                        |
| 12-Bit MSB or LSB First  | SIGN OFF | 12                       |
| 12-DIL WISD OF LSD FIISL | SIGN ON  | 13                       |
| 16-Bit MSB or LSB first  | SIGN OFF | 16                       |
| 10-DIL WISD OF LSD HISL  | SIGN ON  | 17                       |

If erroneous SCLK pulses desynchronize communications, the simplest way to recover is by cycling the power supply to the device. Not being able to easily resynchronize the device is a shortcoming of leaving  $\overline{\text{CS}}$  low continuously.

The number of clock pulses required for an I/O exchange may be different for the case when  $\overline{CS}$  is left low continuously vs. the case when  $\overline{CS}$  is cycled. Take the I/O sequence detailed in *Figure 7* (Typical Power Supply Sequence) as an example. The table below lists the number of SCLK pulses required for each instruction:

| Instruction          | CS Low<br>Continuously | CS Strobed |
|----------------------|------------------------|------------|
| Auto Cal             | 13 SCLKs               | 8 SCLKs    |
| Read Status          | 13 SCLKs               | 8 SCLKs    |
| Read Status          | 13 SCLKs               | 8 SCLKs    |
| 12-Bit + Sign Conv 1 | 13 SCLKs               | 8 SCLKs    |
| 12-Bit + Sign Conv 2 | 13 SCLKs               | 13 SCLKs   |

#### 1.4 Analog Input Channel Selection

The data input on DI also selects the channel configuration (see *Tables 2*, *3*, *4*, *5*). In *Figure 8* the only times when the

channel configuration could be modified is during I/O sequences 1, 4, 5 and 6. Input channels are reselected before the start of each new conversion. Shown below is the data bit stream required on DI, during I/O sequence number 4 in *Figure 8*, to set CH1 as the positive input and CH0 as the negative input for the different versions of ADCs:

| Part                  |     | DI Data |     |     |     |     |     |     |  |  |  |
|-----------------------|-----|---------|-----|-----|-----|-----|-----|-----|--|--|--|
| Number                | DI0 | DI1     | DI2 | DI3 | DI4 | DI5 | DI6 | DI7 |  |  |  |
| ADC12H030<br>ADC12030 | L   | Η       | L   | L   | Η   | L   | Х   | Х   |  |  |  |
| ADC12H032<br>ADC12032 | L   | Н       | L   | L   | Н   | L   | Х   | Х   |  |  |  |
| ADC12H034<br>ADC12034 | L   | Н       | L   | L   | L   | Н   | L   | Х   |  |  |  |
| ADC12H038<br>ADC12038 | L   | Н       | L   | L   | L   | L   | Н   | L   |  |  |  |

Where X can be a logic high (H) or low (L).

#### 1.5 Power Up/Down

The ADC may be powered down by taking the PD pin HIGH or by the instruction input on DI (see Table 5 and Table 6, and the Power Up/Down timing diagrams). When the ADC is powered down in this way, the A/D conversion circuitry is deactivated but the digital I/O circuitry is kept active. Hardware power up/down is controlled by the state of the PD pin. Software power-up/down is controlled by the instruction issued to the ADC. If a software power up instruction is issued to the ADC while a hardware power down is in effect (PD pin high) the device will remain in the power-down state. If a software power down instruction is issued to the ADC while a hardware power up is in effect (PD pin low), the device will power down. When the device is powered down by software, it may be powered up by either issuing a software power up instruction or by taking PD pin high and then low. If the power down command is issued during an A/D conversion, that conversion is interrupted, so the data output after power up cannot be relied upon.



FIGURE 8. Changing the ADC's Conversion Configuration

#### 1.6 User Mode and Test Mode

An instruction may be issued to the ADC to put it into test mode, which is used by the manufacturer to verify complete functionality of the device. During test mode CH0-CH7 become active outputs. If the device is inadvertently put into the test mode with  $\overline{\text{CS}}$  continuously low, the serial communications may be desynchronized. Synchronization may be regained by cycling the power supply voltage to the device. Cycling the power supply voltage will also set the device into user mode. If  $\overline{\text{CS}}$  is used in the serial interface, the ADC may be gueried to see what mode it is in. This is done by issuing a "read STATUS register" instruction to the ADC. When bit 9 of the status register is high, the ADC is in test mode; when bit 9 is low the ADC, is in user mode. As an alternative to cycling the power supply, an instruction sequence may be used to return the device to user mode. This instruction sequence must be issued to the ADC using CS. The following table lists the instructions required to return the device to user mode. Note that this entire sequence, including both Test Mode and User Mode values, should be sent to recover from the test mode.

| Instruction                 |           |           |           | DI E      | Data |           |           |           |
|-----------------------------|-----------|-----------|-----------|-----------|------|-----------|-----------|-----------|
| instruction                 | DI0       | DI1       | DI2       | DI3       | DI4  | DI5       | DI6       | D17       |
| TEST MODE                   | Н         | Х         | Х         | Х         | Н    | Н         | Н         | Н         |
| Reset                       | L         | L         | L         | L         | Н    | Н         | Н         | L         |
| Test Mode                   | L         | L         | L         | L         | Н    | L         | Н         | L         |
| Instructions                | L         | L         | L         | L         | Н    | L         | Н         | Н         |
| USER MODE                   | L         | L         | L         | L         | Н    | Н         | Н         | Н         |
| Power Up                    | L         | L         | L         | L         | Н    | L         | Н         | L         |
| Set DO with or without Sign | H<br>or L | L         | L         | L         | Н    | Н         | L         | Н         |
| Set<br>Acquisition<br>Time  | H<br>or L | H or<br>L | L         | L         | Н    | Н         | Н         | L         |
| Start a<br>Conversion       | H<br>or L | H or<br>L | H<br>or L | H or<br>L | L    | H<br>or L | H or<br>L | H or<br>L |

X = Don't Care

The power up, data with or without sign, and acquisition time instructions should be resent after returning to the user mode. This is to ensure that the ADC is in the required state before a conversion is started.

www national com

#### 1.7 Reading the Data Without Starting a Conversion

The data from a particular conversion may be accessed without starting a new conversion by ensuring that the CONV line is taken high during the I/O sequence. See the Read Data timing diagrams. *Table 6* describes the operation of the CONV pin.

#### 2.0 THE ANALOG MULTIPLEXER

For the ADC12038, the analog input multiplexer can be configured with 4 differential channels or 8 single ended channels

with the COM input as the zero reference or any combination thereof (see  $\mathit{Figure 9}$ ). The difference between the voltages on the  $V_{REF}^+$  and  $V_{REF}^-$  pins determines the input voltage span (V\_REF). The analog input voltage range is 0 to V\_A^+. Negative digital output codes result when  $V_{IN}^- > V_{IN}^+$ . The actual voltage at  $V_{IN}^-$  or  $V_{IN}^+$  cannot go below AGND.

#### 4 Differential Channels



#### 8 Single-Ended Channels with COM as Zero Reference



FIGURE 9.

#### Differential Configuration



A/DIN1 and A/DIN2 can be assigned as the + or - input

A/DIN1 is + input A/DIN2 is - input



#### FIGURE 10.

CH0, CH2, CH4, and CH6 can be assigned to the MUXOUT1 pin in the differential configuration, while CH1, CH3, CH5, and CH7 can be assigned to the MUXOUT2 pin. In the differential configuration, the analog inputs are paired as follows: CH0 with CH1, CH2 with CH3, CH4 with CH5 and CH6 with CH7. The A/DIN1 and A/DIN2 pins can be assigned positive or negative polarity.

With the single-ended multiplexer configuration CH0 through CH7 can be assigned to the MUXOUT1 pin. The COM pin is always assigned to the MUXOUT2 pin. A/DIN1 is assigned as the positive input; A/DIN2 is assigned as the negative input. (See Figure 10).

The Multiplexer assignment tables for the ADC12030,2,4,8 (*Tables 2, 3, 4*) summarize the aforementioned functions for the different versions of A/Ds.

#### 2.1 Biasing for Various Multiplexer Configurations

Figure 11 is an example of biasing the device for single-ended operation. The sign bit is always low. The digital output range is 0 0000 0000 0000 to 0 1111 1111 1111. One LSB is equal to 1 mV (4.1V/4096 LSBs).



FIGURE 11. Single-Ended Biasing

For pseudo-differential signed operation, the biasing circuit shown in *Figure 12* shows a signal AC coupled to the ADC. This gives a digital output range of –4096 to +4095. With a 2.5V reference, 1 LSB is equal to 610  $\mu$ V. Although, the ADC is not production tested with a 2.5V reference, when V<sub>A</sub>+ and V<sub>D</sub>+ are +5.0V linearity error typically will not change more than 0.1 LSB (see the curves in the Typical Electrical Characteristics Section). With the ADC set to an acquisition time

of 10 clock periods, the input biasing resistor needs to be  $600\Omega$  or less. Notice though that the input coupling capacitor needs to be made fairly large to bring down the high pass corner. Increasing the acquisition time to 34 clock periods (with a 5 MHz CCLK frequency) would allow the  $600\Omega$  to increase to 6k, which with a 1  $\mu F$  coupling capacitor would set the high pass corner at 26 Hz. Increasing R, to 6k would allow  $R_2$  to be 2k.



FIGURE 12. Pseudo-Differential Biasing with the Signal Source AC Coupled Directly into the ADC

An alternative method for biasing pseudo-differential operation is to use the +2.5V from the LM4040 to bias any amplifier circuits driving the ADC as shown in *Figure 13*. The value of the resistor pull-up biasing the LM4040-2.5 will depend upon the current required by the op amp biasing circuitry.

In the circuit of *Figure 13* some voltage range is lost since the amplifier will not be able to swing to +5V and GND with a single +5V supply. Using an adjustable version of the LM4041

to set the full scale voltage at exactly 2.048V and a lower grade LM4040D-2.5 to bias up everything to 2.5V as shown in *Figure 14* will allow the use of all the ADC's digital output range of -4096 to +4095 while leaving plenty of head room for the amplifier.

Fully differential operation is shown in *Figure 15*. One LSB for this case is equal to (4.1V/4096) = 1 mV.

ww national com



FIGURE 13. Alternative Pseudo-Differential Biasing



FIGURE 14. Pseudo-Differential Biasing without the Loss of Digital Output Range

\_\_\_



FIGURE 15. Fully Differential Biasing

#### 3.0 REFERENCE VOLTAGE

The difference in the voltages applied to the  $V_{REF}^+$  and  $V_{REF}^-$  defines the analog input span (the difference between the voltage applied between two multiplexer inputs or the voltage applied to one of the multiplexer inputs and analog ground), over which 4095 positive and 4096 negative codes exist. The voltage sources driving  $V_{REF}^+$  or  $V_{REF}^-$  must have very low output impedance and noise. The circuit in *Figure 16* is an example of a very stable reference appropriate for use with the device.



FIGURE 16. Low Drift Extremely Stable Reference Circuit

The ADC12030/2/4/8 can be used in either ratiometric or absolute reference applications. In ratiometric systems, the analog input voltage is proportional to the voltage used for the ADC's reference voltage. When this voltage is the system power supply, the  $V_{REF}^+$  pin is connected to  $V_A^+$  and  $V_{REF}^-$  is connected to ground. This technique relaxes the system reference stability requirements because the analog input voltage and the ADC reference voltage move together. This maintains the same output code for given input conditions. For absolute accuracy, where the analog input voltage varies between very specific voltage limits, a time and temperature stable voltage source can be connected to the reference inputs. Typically, the reference voltage's magnitude will require

an initial adjustment to null reference voltage induced full-scale errors.

Below are recommended references along with some key specifications.

| Part Number          | Output<br>Voltage<br>Tolerance | Temperature<br>Coefficient |  |  |
|----------------------|--------------------------------|----------------------------|--|--|
| LM4041CI-Adj         | ±0.5%                          | ±100ppm/°C                 |  |  |
| LM4040AI-4.1         | ±0.1%                          | ±100ppm/°C                 |  |  |
| LM4120AI-4.1         | ±0.2%                          | ±50ppm/°C                  |  |  |
| LM4121AI-4.1         | ±0.2%                          | ±50ppm/°C                  |  |  |
| LM4050AI-4.1         | ±0.1%                          | ±50ppm/°C                  |  |  |
| LM4030AI-4.1         | ±0.05%                         | ±10ppm/°C                  |  |  |
| LM4140AC-4.1         | ±0.1%                          | ±3.0ppm/°C                 |  |  |
| Circuit of Figure 16 | Adjustable                     | ±2ppm/°C                   |  |  |

The reference voltage inputs are not fully differential. The ADC12030/2/4/8 will not generate correct conversions or comparisons if  $V_{\text{REF}^+}$  is taken below  $V_{\text{REF}^-}$ . Correct conversions result when  $V_{\text{REF}^+}$  and  $V_{\text{REF}^-}$  differ by 1V and remain, at all times, between ground and  $V_{\text{A}^+}$ . The  $V_{\text{REF}}$  common mode range,  $(V_{\text{REF}^+} + V_{\text{REF}^-})/2$  is restricted to  $(0.1 \times V_{\text{A}^+})$  to  $(0.6 \times V_{\text{A}^+})$ . Therefore, with  $V_{\text{A}^+} = 5\text{V}$  the center of the reference ladder should not go below 0.5V or above 3.0V. Figure 17 is a graphic representation of the voltage restrictions on  $V_{\text{REF}^+}$  and  $V_{\text{REF}^-}$ .



FIGURE 17. V<sub>RFF</sub> Operating Range

#### 4.0 ANALOG INPUT VOLTAGE RANGE

The ADC12030/2/4/8's fully differential ADC generate a two's complement output that is found by using the equations shown below:

for (12-bit) resolution the Output Code =

$$\frac{(V_{IN}^{+} - V_{IN}^{-}) (4096)}{(V_{REF}^{+} - V_{REF}^{-})}$$

for (8-bit) resolution the Output Code =

$$\frac{(V_{IN}^+ - V_{IN}^-)}{(V_{REF}^+ - V_{REF}^-)}$$

Round off to the nearest integer value between –4096 to 4095 for 12-bit resolution and between –256 to 255 for 8-bit resolution if the result of the above equation is not a whole number. Examples are shown in the table below:

| V <sub>REF</sub> + | V <sub>REF</sub> - | V <sub>IN</sub> + | V <sub>IN</sub> - | Digital Output<br>Code |
|--------------------|--------------------|-------------------|-------------------|------------------------|
| +2.5V              | +1V                | +1.5V             | 0V                | 0,1111,1111,1111       |
| +4.096V            | 0V                 | +3V               | 0V                | 0,1011,1011,1000       |
| +4.096V            | 0V                 | +2.499V           | +2.500V           | 1,1111,1111,1111       |
| +4.096V            | 0V                 | 0V                | +4.096V           | 1,0000,0000,0000       |

#### **5.0 INPUT CURRENT**

At the start of the acquisition window ( $t_A$ ) a charging current flows into or out of the analog input pins (A/DIN1 and A/DIN2) depending on the input voltage polarity. The analog input pins are CH0–CH7 and COM when A/DIN1 is tied to MUXOUT1 and A/DIN2 is tied to MUXOUT2. The peak value of this input current will depend on the actual input voltage applied, the source impedance and the internal multiplexer switch on resistance. With MUXOUT1 tied to A/DIN1 and MUXOUT2 tied to A/DIN2 the internal multiplexer switch on resistance is typically 1.6 k $\Omega$ . The A/DIN1 and A/DIN2 mux on resistance is typically 750 $\Omega$ .

#### **6.0 INPUT SOURCE RESISTANCE**

For low impedance voltage sources (<600 $\Omega$ ), the input charging current will decay, before the end of the S/H's acquisition time of 2  $\mu$ s (10 CCLK periods with f<sub>C</sub> = 5 MHz), to a value that will not introduce any conversion errors. For high source impedances, the S/H's acquisition time can be increased to 18 or 34 CCLK periods. For less ADC resolution and/or slower CCLK frequencies the S/H's acquisition time may be decreased to 6 CCLK periods. To determine the number of clock periods (N<sub>c</sub>) required for the acquisition time with a specific source impedance for the various resolutions the following equations can be used:

12 Bit + Sign 
$$N_C = [R_S + 2.3] \times f_C \times 0.824$$
  
8 Bit + Sign  $N_C = [R_S + 2.3] \times f_C \times 0.57$ 

Where  $f_C$  is the conversion clock (CCLK) frequency in MHz and  $R_S$  is the external source resistance in  $k\Omega.$  As an example, operating with a resolution of 12 Bits+sign, a 5 MHz clock frequency and maximum acquisition time of 34 conversion clock periods the ADC's analog inputs can handle a source impedance as high as 6  $k\Omega.$  The acquisition time may also be extended to compensate for the settling or response time of external circuitry connected between the MUXOUT and A/DIN pins.

An acquisition is started by a falling edge of SCLK and ended by a rising edge of CCLK (see timing diagrams). If SCLK and CCLK are asynchronous one extra CCLK clock period may be inserted into the programmed acquisition time for synchronization. Therefore with asynchronous SCLK and CCLKs the acquisition time will change from conversion to conversion.

#### 7.0 INPUT BYPASS CAPACITANCE

External capacitors (0.01  $\mu$ F–0.1  $\mu$ F) can be connected between the analog input pins, CH0–CH7, and analog ground to filter any noise caused by inductive pickup associated with long input leads. These capacitors will not degrade the conversion accuracy.

#### 8.0 NOISE

The leads to each of the analog multiplexer input pins should be kept as short as possible. This will minimize input noise and clock frequency coupling that can cause conversion errors. Input filtering can be used to reduce the effects of the noise sources.

#### 9.0 POWER SUPPLIES

Noise spikes on the  $\rm V_A^+$  and  $\rm V_D^+$  supply lines can cause conversion errors; the comparator will respond to the noise. The ADC is especially sensitive to any power supply spikes that occur during the auto-zero or linearity correction. The minimum power supply bypassing capacitors recommended are low inductance tantalum capacitors of 10  $\mu F$  or greater paralleled with 0.1  $\mu F$  monolithic ceramic capacitors. More or different bypassing may be necessary depending on the overall system requirements. Separate bypass capacitors should be used for the  $\rm V_A^+$  and  $\rm V_D^+$  supplies and placed as close as possible to these pins.

#### **10.0 GROUNDING**

The ADC12030/2/4/8's performance can be maximized through proper grounding techniques. These include the use of separate analog and digital areas of the board with analog and digital components and traces located only in their respective areas. Bypass capacitors of 0.01  $\mu F$  and 0.1  $\mu F$  surface mount capacitors and a 10  $\mu F$  are recommended at each of the power supply pins for best performance. These

capacitors should be located as close to the bypassed pin as practical, especially the smaller value capacitors.

#### 11.0 CLOCK SIGNAL LINE ISOLATION

The ADC12030/2/4/8's performance is optimized by routing the analog input/output and reference signal conductors as far as possible from the conductors that carry the clock signals to the CCLK and SCLK pins. Maintaining a separation of at least 7 to 10 times the height of the clock trace above its reference plane is recommended.

#### 12.0 THE CALIBRATION CYCLE

A calibration cycle needs to be started after the power supplies, reference, and clock have been given enough time to stabilize after initial turn-on. During the calibration cycle, correction values are determined for the offset voltage of the sampled data comparator and any linearity and gain errors. These values are stored in internal RAM and used during an analog-to-digital conversion to bring the overall full-scale, offset, and linearity errors down to the specified limits. Full-scale error typically changes ±0.4 LSB over temperature and linearity error changes even less; therefore it should be necessary to go through the calibration cycle only once after power up if the Power Supply Voltage and the ambient temperature do not change significantly (see the curves in the Typical Performance Characteristics).

#### 13.0 THE AUTO-ZERO CYCLE

To correct for any change in the zero (offset) error of the A/D, the auto-zero cycle can be used. It may be necessary to do an auto-zero cycle whenever the ambient temperature or the power supply voltage change significantly. (See the curves titled "Zero Error Change vs. Ambient Temperature" and "Zero Error Change vs. Supply Voltage" in the Typical Performance Characteristics.)

#### 14.0 DYNAMIC PERFORMANCE

Many applications require the A/D converter to digitize AC signals, but the standard DC integral and differential nonlinearity specifications will not accurately predict the A/D converter's performance with AC input signals. The important specifications for AC applications reflect the converter's ability

to digitize AC signals without significant spectral errors and without adding noise to the digitized signal. Dynamic characteristics such as signal-to-noise (S/N), signal-to-noise + distortion ratio (S/(N + D)), effective bits, full power bandwidth, aperture time and aperture jitter are quantitative measures of the A/D converter's capability.

An A/D converter's AC performance can be measured using Fast Fourier Transform (FFT) methods. A sinusoidal waveform is applied to the A/D converter's input, and the transform is then performed on the digitized waveform.  $S/(N\,+\,D)$  and S/N are calculated from the resulting FFT data, and a spectral plot may also be obtained. Typical values for S/N are shown in the table of Electrical Characteristics, and spectral plots of  $S/(N\,+\,D)$  are included in the typical performance curves.

The A/D converter's noise and distortion levels will change with the frequency of the input signal, with more distortion and noise occurring at higher signal frequencies. This can be seen in the S/(N + D) versus frequency curves.

Effective number of bits can also be useful in describing the A/D's noise and distortion performance. An ideal A/D converter will have some amount of quantization noise, determined by its resolution, and no distortion, which will yield an optimum S/(N+D) ratio given by the following equation:

$$S/(N + D) = (6.02 \times n + 1.76) dB$$

where "n" is the A/D's resolution in bits.

Since the ideal A/D converter has no distortion, the effective bits of a real A/D converter, therefore, can be found by:

$$n(effective) = ENOB = (S/(N + D) - 1.76 / 6.02$$

As an example, this device with a differential signed 5V, 1 kHz sine wave input signal will typically have a S/(N + D) of 77 dB, which is equivalent to 12.5 effective bits.

#### 15.0 AN RS232 SERIAL INTERFACE

Shown on the following page is a schematic for an RS232 interface to any IBM and compatible PCs. The DTR, RTS, and CTS RS232 signal lines are buffered via level translators and connected to the ADC12038's DI, SCLK, and DO pins, respectively. The D flip flop drives the  $\overline{\text{CS}}$  control line.



1135444

**Note:**  $V_A^+$ ,  $V_D^+$ , and  $V_{REF}^+$  on the ADC12038 each have 0.01  $\mu$ F and 0.1  $\mu$ F chip caps, and 10  $\mu$ F tantalum caps. All logic devices are bypassed with 0.1  $\mu$ F caps. The assignment of the RS232 port is shown below

|      |                |     | B7 | В6 | B5 | В4  | В3 | B2 | B1  | В0  |
|------|----------------|-----|----|----|----|-----|----|----|-----|-----|
| COM1 | Input Address  | 3FE | Χ  | Χ  | Χ  | CTS | Х  | Х  | Х   | Х   |
|      | Output Address | 3FC | Х  | Х  | Χ  | 0   | Х  | Х  | RTS | DTR |

A sample program, written in Microsoft QuickBasic, is shown on the next page. The program prompts for data mode select instruction to be sent to the A/D. This can be found from the Mode Programming table shown earlier. The data should be entered in "1"s and "0"s as shown in the table with DIO first. Next the program prompts for the number of SCLKs required for the programmed mode select instruction. For instance, to send all "0"s to the A/D, selects CHO as the +input, CH1 as the –input, 12-bit conversion, and 13-bit MSB first data output format (if the sign bit was not turned off by a previous instruction). This would require 13 SCLK periods since the output data format is 13 bits.

The ADC powers up with No Auto Cal, No Auto Zero, 10 CCLK Acquisition Time, 12-bit conversion, data out with sign,

power up, 12- or 13-bit MSB first, and user mode. Auto Cal, Auto Zero, Power Up and Power Down instructions do not change these default settings. The following power up sequence should be followed:

- 1. Run the program
- Prior to responding to the prompt apply the power to the ADC12038
- 3. Respond to the program prompts

It is recommended that the first instruction issued to the ADC12038 be Auto Cal (see Section 1.1).

#### **Code Listing:**

```
'variables DOL=Data Out word length, DI=Data string for A/D DI input,
           DO=A/D result string
'SET CS# HIGH
OUT &H3FC, (&H2 OR INP (&H3FC))
                                       'set RTS HIGH
    &H3FC, (&HFE AND INP(&H3FC))
                                       'set DTR LOW
OUT
     &H3FC, (&HFD AND INP(&H3FC))
OUT
                                       'set RTS LOW
OUT
    &H3FC, (&HEF AND INP(&H3FC))
                                       'set B4 low
LINE INPUT "DI data for ADC12038 (see Mode Table on data sheet)"; DI$
INPUT "ADC12038 output word length (8,9,12,13,16 or 17)"; DOL
'SET CS# HIGH
     &H3FC, (&H2 OR INP (&H3FC))
                                       'set RTS HIGH
     &H3FC, (&HFE AND INP(&H3FC))
                                       'set DTR LOW
OUT
      &H3FC, (&HFD AND INP(&H3FC))
                                       'set RTS LOW
'SET CS# LOW
OUT &H3FC, (&H2 OR INP (&H3FC))
                                       'set RTS HIGH
OUT
     &H3FC, (&H1 OR INP(&H3FC))
                                        'set DTR HIGH
OUT &H3FC, (&HFD AND INP(&H3FC))
                                        'set RTS LOW
DO$=
                                        'reset DO variable
 OUT &H3FC, (&H1 OR INP(&H3FC))
                                       'SET DTR HIGH
 OUT &H3FC, (&HFD AND INP(&H3FC))
                                       'SCLK low
FOR N=1 TO 8
 Temp$=MID$(DI$,N,1)
 IF Temp$="0" THEN
   OUT &H3FC, (&H1 OR INP(&H3FC))
 ELSE OUT &H3FC, (&HFE AND INP(&H3FC))
 END IF
                                        'out DT
                                        'SCLK high
 OUT &H3FC, (&H2 OR INP(&H3FC))
 IF (INP(&H3FE) AND 16)=16 THEN
   DO$=DO$+"0"
   ELSE
   DO$=DO$+"1"
 END IF
                                        'input DO
 OUT &H3FC, (&H1 OR INP(&H3FC))
                                       'SET DTR HIGH
 OUT &H3FC, (&HFD AND INP(&H3FC))
                                       'SCLK low
NEXT N
IF DOL>8 THEN
 FOR N=9 TO DOL
 OUT &H3FC, (&H1 OR INP(&H3FC))
                                       'SET DTR HIGH
 OUT &H3FC, (&HFD AND INP(&H3FC))
                                        'SCLK low
  OUT &H3FC, (&H2 OR INP(&H3FC))
                                        'SCLK high
 IF (INP(&H3FE) AND &H10)=&H10 THEN
  DO$=DO$+"0"
  ELSE
  DO$=DO$+"1"
 END IF
 NEXT N
OUT &H3FC, (&HFA AND INP(&H3FC)) 'SCLK low and DI high
FOR N=1 TO 500
NEXT N
PRINT DOS
INPUT "Enter "C" to convert else "RETURN" to alter DI data"; s$
IF s$="C" OR s$="c" THEN
 GOTO 20
ELSE
 GOTO 10
END IF
END
```

www national com

## Physical Dimensions inches (millimeters) unless otherwise noted





Order Number ADC12030CIWM or ADC12H030CIWM NS Package Number M16B







Order Number ADC12032CIWM NS Package Number M20B



w national com





# Order Number ADC12038CIWM or ADC12H038CIWM NS Package Number M28B



Order Number ADC12034CIN NS Package Number N24C

40

## **Notes**

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com

Tel: 1-800-272-9959

National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5699-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560