

# Constant-Frequency, Current-Mode Step-Up DC/DC Controller

ADP1621

### **FEATURES**

92% efficiency (no sense resistor required)
±1.0% initial accuracy
IC supply voltage range: 2.9 V to 5.5 V
Power-input voltage as low as 1.0 V
Capable of high supply input voltage (>5.5 V)
with an external NPN or a resistor
V<sub>IN</sub> UVLO and 35 mA shunt regulator
External slope compensation with 1 resistor
Programmable operating frequency

(100 kHz to 1.5 MHz) with 1 resistor Lossless current sensing for switch-node voltage <30 V Resistor current sensing for switch-node voltage >30 V

Synchronizable to external clock

Current-mode operation for excellent line and load transient responses

10 µA shutdown current
Current limit and thermal overload protection
Soft start in 2048 clock cycles

### **APPLICATIONS**

### **APD** bias

Portable electronic equipment
Isolated dc/dc converter
Step-up/step-down dc/dc converter
LED driver for laptop computer and navigation system
LCD backlighting

### **GENERAL DESCRIPTION**

The ADP1621 is a fixed-frequency, pulse-width modulation (PWM), current-mode, step-up converter controller. It drives an external n-channel MOSFET to convert the input voltage to a higher output voltage. The ADP1621 can also be used to drive flyback, SEPIC, and forward converter topologies, either isolated or nonisolated.

The ADP1621 eliminates the use of a current-sense power resistor by measuring the voltage drop across the on resistance of the n-channel MOSFET. This technique, allowed up to a maximum voltage of 30 V at the switch node, maximizes efficiency and reduces cost. For switch-node voltages higher than 30 V or for more accurate current limiting, the CS pin can be connected to a current-sense resistor in the source of the MOSFET. The slope compensation is implemented by an external resistor, allowing a wide range of external components (inductors and MOSFETs), and can be chosen for various switching frequencies and input and output voltages.

The ADP1621 supply input voltage range is 2.9 V to 5.5 V, although higher input voltages are possible with the use of a small-signal

# L1 4.7μH Vout = 5V ADP1621 SDSN GATE FREQ GND 1.8nF 1.8nF R2 11.5kΩ AGND FREQ GND 1.8nF R2 11.5kΩ 17% AGND FREQ GND 1.8nF 1.8nF FREQ GND 1.8nF H 1

TYPICAL APPLICATION CIRCUIT

Figure 1. High Efficiency Output Boost Converter in Lossless Mode, 3.3 V Input, 5 V Output (Bootstrapped)



Figure 2. Efficiency of Circuit Shown in Figure 1

NPN pass transistor or a single resistor. The voltage of the power input can be as low as 1 V for fuel cell applications. The switching frequency is set by an external resistor over a range of 100 kHz to 1.5 MHz and can be synchronized to an external clock by using the SDSN pin. The shutdown quiescent current is less than 10  $\mu$ A. The ADP1621 has a thermal shutdown feature that shuts down the gate driver when the junction temperature reaches approximately 150°C. The internal soft start circuit limits inrush current at startup. The ADP1621 is available in the 10-lead MSOP lead-free package and is specified over the -40°C to +125°C junction temperature range.

# **TABLE OF CONTENTS**

| Features1                                            |
|------------------------------------------------------|
| Applications1                                        |
| General Description1                                 |
| Typical Application Circuit1                         |
| Revision History2                                    |
| Specifications                                       |
| Absolute Maximum Ratings5                            |
| Thermal Resistance                                   |
| ESD Caution5                                         |
| Simplified Block Diagram6                            |
| Pin Configuration and Function Descriptions7         |
| Typical Performance Characteristics8                 |
| Theory of Operation12                                |
| Control Loop                                         |
| Current-Sense Configurations12                       |
| Current Limit                                        |
| Undervoltage Lockout                                 |
| Shutdown                                             |
| Soft Start                                           |
| Internal Shunt Regulators                            |
| Setting the Oscillator Frequency and Synchronization |
| Frequency                                            |
| Application Information: Boost Converter14           |
| Duty Cycle                                           |
|                                                      |
| REVISION HISTORY                                     |
| 12/06—Rev. 0 to Rev. A                               |
| Changes to Table 1                                   |
| Changes to Table 2                                   |
| Added Table 3                                        |
| Changes to Ordering Guide                            |
|                                                      |

| Setting the Output voltage              | 14 |
|-----------------------------------------|----|
| Inductor Current Ripple                 | 14 |
| Inductor Selection                      | 14 |
| Input Capacitor Selection               | 15 |
| Output Capacitor Selection              | 15 |
| Diode Selection                         | 15 |
| MOSFET Selection                        | 16 |
| Loop Compensation                       | 16 |
| Slope Compensation                      | 17 |
| Current Limit                           | 18 |
| Light Load Operation                    | 18 |
| Recommended Component Manufacturers     | 19 |
| Layout Considerations                   | 20 |
| Efficiency Considerations               | 21 |
| Examples of Application Circuits        | 22 |
| Standard Boost Converter—Design Example | 22 |
| Bootstrapped Boost Converter            | 23 |
| SEPIC Converter Circuit                 | 27 |
| Low Voltage Power-Input Circuit         | 27 |
| LED Driver Application Circuits         | 28 |
| Related Parts                           | 30 |
| Outline Dimensions                      | 31 |
| Ordering Guide                          | 31 |

7/06—Revision 0: Initial Version

# **SPECIFICATIONS**

 $V_{\rm IN}$  = 5 V,  $R_{\rm FREQ}$  = 100 kW,  $f_{\rm OSC}$  = 200 kHz,  $T_{\rm J}$  =  $-40^{\circ}C$  to 125°C, unless otherwise noted.

Table 1.

| Parameter                                              | Symbol                              | Conditions                                                                                                                     | Min   | Тур                   | Max         | Unit   |
|--------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|-------------|--------|
| MAIN CONTROL LOOP                                      |                                     |                                                                                                                                |       |                       |             |        |
| Internal Soft Start Time                               | tss                                 |                                                                                                                                |       | 2048                  |             | Cycles |
| PIN Supply Voltage <sup>1</sup>                        | $V_{PIN}$                           |                                                                                                                                | 2.9   |                       | $V_{SHUNT}$ | V      |
| IN Supply Voltage <sup>1</sup>                         | V <sub>IN</sub>                     |                                                                                                                                | 2.9   |                       | $V_{SHUNT}$ | V      |
| Shunt Regulation Voltage                               | V <sub>SHUNT</sub>                  | $I_{IN} = 3 \text{ mA}, I_{PIN} = 3 \text{ mA}, T_A = 25 ^{\circ}\text{C}$                                                     | 5.4   | 5.6                   | 5.7         | V      |
|                                                        |                                     | $I_{IN} = 3 \text{ mA}, I_{PIN} = 3 \text{ mA}$                                                                                | 5.2   | 5.6                   | 6.0         | V      |
| Shunt Resistance                                       | Rshunt                              | Current into IN = 8 mA to 12 mA                                                                                                |       | 13                    |             | Ω      |
|                                                        |                                     | Current into PIN = 8 mA to 12 mA                                                                                               |       | 7                     |             | Ω      |
| IN Quiescent Current                                   | I <sub>IN</sub>                     | $V_{IN} = 2.9 \text{ V to } 5.5 \text{ V}, V_{FB} = 1.215 \text{ V}$                                                           |       | 1.8                   | 3           | mA     |
| IN Shutdown Current                                    |                                     | $V_{IN} = 2.9 \text{ V to } 5.5 \text{ V, SDSN} = \text{GND}$                                                                  |       | 1                     | 10          | μΑ     |
| PIN Supply Current                                     | I <sub>PIN</sub>                    |                                                                                                                                |       |                       |             |        |
| Static Mode, No Switching                              |                                     | $V_{FB} = 1.3 \text{ V}, V_{COMP} < V_{COMP,ZCT}, GATE = 0 \text{ V}$                                                          |       | 1                     | 10          | μΑ     |
| Shutdown Mode                                          |                                     | SDSN = GND                                                                                                                     |       | 1                     | 10          | μΑ     |
| Undervoltage Lockout Threshold at                      | V <sub>UVLO</sub>                   | V <sub>UVLO</sub> rising                                                                                                       | 2.2   | 2.5                   | 2.8         | V      |
| IN Pin                                                 |                                     | V <sub>UVLO</sub> hysteresis                                                                                                   |       | -80                   |             | mV     |
| FB Regulation Voltage                                  | V <sub>FB</sub>                     | T <sub>A</sub> = 25°C                                                                                                          | 1.203 | 1.215                 | 1.227       | ٧      |
| 5                                                      |                                     |                                                                                                                                | 1.197 | 1.215                 | 1.233       | V      |
| FB Input Current                                       | I <sub>FB</sub>                     | V <sub>FB</sub> = 1.215 V, T <sub>A</sub> = 25°C                                                                               | -75   | +25                   | +75         | nA     |
| Line Regulation <sup>2</sup>                           | $\Delta V_{FB}/\Delta V_{IN}$       | $2.9 \text{ V} \le \text{V}_{\text{IN}} \le 5 \text{ V}, \text{T}_{\text{J}} = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C}$  |       | 0.02                  | 0.06        | %/V    |
| 3                                                      |                                     | $2.9 \text{ V} \le \text{V}_{\text{IN}} \le 5 \text{ V}, \text{T}_{\text{J}} = -40 ^{\circ}\text{C to} + 125 ^{\circ}\text{C}$ |       | 0.02                  | 0.072       | %/V    |
| Load Regulation <sup>3</sup>                           | $\Delta V_{FB}/\Delta V_{COMP}$     | V <sub>COMP</sub> = 1.4 V to 1.5 V                                                                                             | -1    | -0.1                  |             | %      |
| Error Amplifier Transconductance                       | g <sub>m</sub>                      |                                                                                                                                |       | 300                   |             | μS     |
| COMP Zero-Current Threshold                            | V <sub>COMP,ZCT</sub>               |                                                                                                                                | 0.85  | 1.0                   | 1.15        | v      |
| COMP Clamp High Voltage                                | V <sub>COMP,CLAMP</sub>             | $T_1 = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                                                                            | 1.9   | 2.0                   | 2.1         | V      |
| . 3                                                    | ,                                   | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                         | 1.9   | 2.0                   | 2.2         | V      |
| Current-Sense Amplifier Gain                           | n                                   |                                                                                                                                | 7.5   | 9.5                   | 11.5        | V/V    |
| Peak Slope-Compensation Current at CS Pin <sup>4</sup> | I <sub>SC,PK</sub>                  | $V_{CS} = 0 \text{ V to } 100 \text{ mV maximum}$<br>across R <sub>s</sub> (GATE high)                                         | 55    | 70                    | 85          | μΑ     |
| CS Pin Leakage Current                                 | I <sub>CS,LEAK</sub>                | $V_{CS} = 30 \text{ V (GATE low)}$                                                                                             |       |                       | 5           | μΑ     |
| Shutdown Time                                          | t <sub>SD</sub>                     | SDSN pin from high to low or left floating                                                                                     |       | 50                    |             | μs     |
| Thermal Shutdown Threshold <sup>5</sup>                | T <sub>TMSD</sub>                   |                                                                                                                                |       | 150                   |             | ℃      |
| Thermal Shutdown Hysteresis <sup>5</sup>               | 2                                   |                                                                                                                                |       | -10                   |             | °C     |
| OSCILLATOR                                             |                                     |                                                                                                                                |       |                       |             |        |
| Oscillator Frequency Range <sup>6</sup>                | fosc                                |                                                                                                                                | 100   |                       | 1500        | kHz    |
| Oscillator Frequency                                   | fosc                                | $R_{FREQ} = 65 \text{ k}\Omega, T_A = 25^{\circ}\text{C}$                                                                      | 255   | 325                   | 395         | kHz    |
| Oscillator Frequency Tempco                            | f <sub>osc,TC</sub>                 |                                                                                                                                |       | ±0.06                 |             | %/°C   |
| SDSN Input Level Threshold                             | V <sub>SDSN,THRESH</sub>            | $V_{IN} = V_{PIN} = 5 V$                                                                                                       | 1.5   | 1.7                   | 1.9         | ٧      |
| SDSN Threshold Hysteresis                              |                                     |                                                                                                                                |       | -0.19                 |             | V      |
| SDSN Internal Pull-Down Resistor                       | R <sub>SDSN</sub>                   |                                                                                                                                |       | 100                   |             | kΩ     |
| Synchronization Minimum Pulse Width                    | t <sub>SYNC,MIN</sub>               | $V_{SDSN} = 0 V to V_{IN}$                                                                                                     |       | 45                    | 100         | ns     |
| Synchronization Maximum Pulse Width                    | tsync,max                           | $V_{SDSN} = 0 V to V_{IN}$                                                                                                     |       | 0.8/f <sub>SYNC</sub> |             | ns     |
| Synchronization Frequency                              | f <sub>SYNC</sub>                   |                                                                                                                                | 110   |                       | 1800        | kHz    |
| GATE Minimum On Time                                   | t <sub>ON,MIN</sub>                 | $V_{FB} = 1.215 \text{ V}, V_{COMP} = 1.0 \text{ V}$                                                                           |       | 180                   | 215         | ns     |
| GATE Minimum Off Time                                  | toff.MIN                            | $V_{FB} = 1.215 \text{ V}, V_{COMP} = 2.0 \text{ V}$                                                                           |       | 190                   | 230         | ns     |
| Maximum Duty Cycle <sup>6, 7</sup>                     | D <sub>MAX</sub>                    | $f_{SW} = 200 \text{ kHz}, R_{FREQ} = 100 \text{ k}\Omega$                                                                     | 93    |                       | 97          | %      |
| Recommended Maximum                                    | f <sub>SYNC</sub> /f <sub>OSC</sub> | $f_{OSC} = 200 \text{ kHz}, R_{FREQ} = 100 \text{ k}\Omega, f_{SYNC} = f_{SW}$                                                 | 1.1   | 1.2                   | 1.4         |        |
| Synchronized Frequency Ratio <sup>6, 8</sup>           |                                     | , , , ,                                                                                                                        |       | •                     |             |        |

Pov. A | Page 3 of 32

| Parameter                   | Symbol         | Conditions                  | Min | Тур | Max | Unit |
|-----------------------------|----------------|-----------------------------|-----|-----|-----|------|
| GATE DRIVER                 |                |                             |     |     |     |      |
| GATE Rise Time <sup>9</sup> | t <sub>R</sub> | $C_{GATE} = 3.3 \text{ nF}$ |     | 17  |     | ns   |
| GATE Fall Time <sup>9</sup> | t <sub>F</sub> | $C_{GATE} = 3.3 \text{ nF}$ |     | 13  |     | ns   |

<sup>&</sup>lt;sup>1</sup> The maximum input voltage is the shunt regulation voltage, which is typically 5.5 V and can range from 5.3 V to 6.0 V over the specified temperature range.

<sup>4</sup> The peak slope-compensation current at the CS pin is typically 70 μA, and effectively clamped at 116 mV. Thus, R₅ should not exceed 1.6 kΩ (116 mV/70 μA).

<sup>&</sup>lt;sup>2</sup> The ADP1621 is tested in a feedback servo loop, which servos V<sub>FB</sub> to the internal reference voltage. The voltage change in FB is measured while V<sub>IN</sub> is changed from 2.9 V to 5 V. The line regulation is calculated by  $(ΔV_{FB}/V_{FB}) \times 100\%/ΔV_{IN}$ .

<sup>&</sup>lt;sup>3</sup> The ADP1621 is tested in a feedback servo loop, which servos  $V_{FB}$  to the internal reference voltage, and  $V_{COMP}$  is forced from 1.4 V to 1.5 V. The  $V_{COMP}$  range is  $(1.0 \text{ V} \leq V_{COMP} \leq 2.0 \text{ V})$ .

<sup>&</sup>lt;sup>5</sup> Guaranteed by design for thermal shutdown. When the thermal junction temperature of the ADP1621 reaches approximately 150°C, the ADP1621 goes into thermal shutdown and the GATE voltage is pulled low. When the junction temperature drops below about 140°C, the soft start sequence is initiated and the ADP1621 resumes normal operation.

 $<sup>^{6}</sup>$  f<sub>osc</sub> is the natural oscillation frequency, f<sub>sync</sub> is the synchronization frequency, and f<sub>sw</sub> is the switching frequency. If synchronization is used, then f<sub>sw</sub> = f<sub>sync</sub>; otherwise, f<sub>sw</sub> = f<sub>osc</sub>.

<sup>&</sup>lt;sup>7</sup> Guaranteed by design and bench characterization.

<sup>&</sup>lt;sup>8</sup> To ensure proper synchronization operation, set the synchronization frequency, f<sub>SYNC</sub>, to 1.2× of the free-running frequency, f<sub>OSC</sub>. Although the switching frequency can be synchronized to as high as 1.8 MHz, the peak slope-compensation current decreases at higher synchronization frequencies. It is recommended that the maximum f<sub>SYNC</sub> be less than 1.4× of f<sub>OSC</sub> and should not exceed 1.8 MHz. The slope-compensation resistor, R<sub>S</sub>, should be chosen for the synchronization frequency (see the Slope Compensation section in the Application Information: Boost Converter section).

<sup>&</sup>lt;sup>9</sup> GATE rise and fall times are measured from 10% to 90% levels.

### **ABSOLUTE MAXIMUM RATINGS**

Table 2.

| 1 0010 20                                         |                                               |
|---------------------------------------------------|-----------------------------------------------|
| Parameter                                         | Rating                                        |
| IN to GND                                         | −0.3 V to V <sub>SHUNT</sub>                  |
| FB, COMP, SDSN, FREQ, GATE to GND                 | $-0.3 \text{ V to } (V_{IN} + 0.3 \text{ V})$ |
| CS to GND                                         | −5 V to +33 V                                 |
| PIN to PGND                                       | −0.3 V to V <sub>SHUNT</sub>                  |
| Supply Current into IN                            | 25 mA                                         |
| Supply Current into PIN                           | 35 mA                                         |
| Storage Temperature Range                         | −55°C to +150°C                               |
| Junction Operating Temperature Range <sup>1</sup> | −55°C to +150°C                               |
| Junction Storage Temperature Range                | −55°C to +150°C                               |
| Lead Temperature (Soldering, 10 sec)              | 300°C                                         |
| Package Power Dissipation <sup>1</sup>            | $(T_{J,MAX} - T_A)/\theta_{JA}$               |

In applications where high power dissipation and poor package thermal resistance are present, the maximum ambient temperature may need to be derated. Maximum ambient temperature ( $T_{JMAX}$ ) is dependent on the maximum operating junction temperature ( $T_{JMAX} = 150^{\circ}$ C), the maximum power dissipation of the device in the application ( $P_{D_{JMAX}}$ ), and the junction-to-ambient thermal resistance of the package in the application ( $\theta_{JA}$ ), is given by the following equation:  $T_{JMAX} = T_{JMAX} - (\theta_{JA} \times P_{D_{JMAX}})$ .

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Absolute maximum ratings apply individually only, not in combination. Unless otherwise specified, all other voltages are referenced to GND.

### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

**Table 3. Thermal Resistance** 

| Package Type                  | θιΑ | Unit |
|-------------------------------|-----|------|
| 10-lead MSOP on a 2-layer PCB | 200 | °C/W |
| 10-lead MSOP on a 4-layer PCB | 172 | °C/W |

Junction-to-ambient thermal resistance of the package is based on modeling and calculation using 2-layer and 4-layer boards, and natural convection. The junction-to-ambient thermal resistance is application- and board-layout dependent. In applications where high maximum power dissipation exists, attention to thermal dissipation issues in board design is required.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# SIMPLIFIED BLOCK DIAGRAM



Figure 3. ADP1621 Simplified Block Diagram

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

### **Table 4. Pin Function Descriptions**

| Pin No. | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | SDSN     | Shutdown and Synchronization Input. Turn the ADP1621 on by driving SDSN high; turn it off by driving SDSN low. If SDSN is left floating or when the SDSN is pulled low, the ADP1621 goes into shutdown after 50 $\mu$ s. If synchronization is needed, synchronize the switching frequency to an external clock by connecting the external clock to the SDSN pin. An internal 100 k $\Omega$ pull-down resistor is connected from SDSN to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2       | GND      | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3       | COMP     | Regulation Control Compensation Node. COMP is the output of the internal transconductance error amplifier. Connect a series RC from COMP to GND to compensate the regulator. The nominal voltage range for this pin is 1.0 V to 2.0 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4       | FB       | Feedback Input. FB is the input to the internal transconductance error amplifier. Drive FB from the output voltage through a resistive voltage divider. The ratio of the voltage divider sets the output voltage. The regulation voltage at FB is nominally 1.215 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5       | FREQ     | Frequency Control Input. Connect a resistor from FREQ to GND to set the free-running switching frequency between 100 kHz and 1.5 MHz. The nominal voltage of this pin is 1.4 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6       | PGND     | Power Ground Input. PGND is the ground return for the internal gate driver and the negative input of the internal current-sense amplifier. Connect PGND to GND as close to the ADP1621 as possible.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 7       | GATE     | Gate Driver Output. The maximum gate driver output is equal to the PIN voltage. GATE drives the gate of the external n-channel power MOSFET. Connect GATE to the gate of the MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 8       | PIN      | Power Input. PIN powers the gate driver output. An internal 5.5 V shunt regulator is connected to this pin. Bypass PIN to PGND with a 0.1 μF or greater capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 9       | CS       | Current-Sense Input. CS is the positive input of the current-sense amplifier. When GATE is turned on, the voltage at the CS pin increases linearly from 0 V to a maximum of 116 mV, and the nominal peak slope-compensation output current is 70 $\mu$ A. When GATE is off, the CS function is disabled. For current sensing in lossless mode, connect CS to the drain of the power MOSFET. The absolute maximum voltage at CS is 33 V. For higher accuracy current sensing or higher switch-node voltages, connect CS to a current-sense power resistor in the source of the power MOSFET. In both sensing methods, it is required to add a slope-compensation resistor, $R_S$ , to the CS pin to achieve stability in the inductor current for duty cycles greater than 50%. However, it is recommended to add $R_S$ for all duty cycles because load transients can momentarily cause the duty cycle to be greater than 50%, even when the steady-state duty cycle is less than 50%. |
| 10      | IN       | Input Voltage. IN powers the ADP1621 internal circuitry. An internal 5.5 V shunt regulator is connected to this pin. Bypass IN to GND with a 0.1 µF or greater capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

Pov. A | Page 7 of 32

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Efficiency vs. Load Current



Figure 8. Efficiency vs. Switching Frequency



Figure 6. Output Voltage Ripple of the Circuit Shown in Figure 1



Figure 9. Supply Current vs. Supply Voltage



Figure 7. V<sub>FB</sub> vs. V<sub>IN</sub>



Figure 10. V<sub>COMP</sub> vs. V<sub>FB</sub>



Figure 11. PIN Supply Current vs. Switching Frequency



Figure 14. GATE Rise and Fall Times vs. CGATE



Figure 12.  $V_{UVLO}$  Threshold vs. Temperature



Figure 15. Oscillator Frequency vs. Resistance



Figure 13. Frequency vs. Temperature



Figure 16. Oscillator Frequency vs. V<sub>IN</sub>



Figure 17. Temperature vs. CS Leakage



Figure 20. Shutdown IN Current vs. Temperature



Figure 18. FB Bias Current vs. Temperature



Figure 21. FB Voltage vs. Temperature



Figure 19. Slope-Compensation Current vs.  $f_{SYNC}/f_{OSC}$ 



Figure 22. DCM Switching Waveform



Figure 23. CCM Switching Waveform



Figure 24. Soft Start Waveform



Figure 25. Line Transient Response of the Configuration Shown in Figure 1 with a 1 A Load



Figure 26. Load Transient Response of the Circuit Shown in Figure 1



Figure 27. Line Transient Response of the Configuration Shown in Figure 1 with No Load

### THEORY OF OPERATION

The ADP1621 is a fixed-frequency, current-mode, step-up dc/dc converter controller. It drives an external n-channel MOSFET to step the input voltage up to a higher output voltage. It can be used for SEPIC, flyback, boost, buck-boost, forward, and other converter topologies. It operates at a fixed switching frequency that is set by an external resistor over a range of 100 kHz to 1.5 MHz, and it can be synchronized to an external clock by connecting the SDSN pin to the clock.

The input supply current to the ADP1621 is less than 3 mA during normal operation and less than 10  $\mu$ A during shutdown. The ADP1621 can drive large external MOSFETs, allowing it to support load currents in excess of 10 A.

### **CONTROL LOOP**

The ADP1621 uses a current-mode architecture to regulate the output voltage. The output voltage is monitored at FB through a resistive voltage divider. The voltage at FB is compared to the internal 1.215 V reference voltage by the internal transconductance error amplifier to create an error current at COMP. A resistor-capacitor compensation impedance connected from COMP to GND converts the error current to an error voltage.

At the beginning of the switching cycle, the MOSFET is turned on and the inductor current ramps up. The MOSFET current is measured and converted to a voltage using R<sub>CS</sub> or R<sub>DSON</sub> and is added to the stabilizing slope-compensation ramp. The resulting voltage sum passes through the current-sense amplifier to generate the current-sense voltage. When the current-sense voltage is greater than the COMP error voltage, the MOSFET is turned off and the inductor current ramps down until the internal clock initiates the next switching cycle. The duty-cycle of the PWM modulator is thus adjusted to provide the necessary load current at the desired output voltage. Because the output voltage ultimately controls the peak inductor current through the COMP error voltage, this scheme is referred to as peak current-mode control.

With light loads, the converter can also operate under discontinuous conduction mode and pulse-skipping modulation to maintain output-voltage regulation. These two forms of operation are discussed in detail in the Light Load Operation section. Note that the converter can also be designed to operate in discontinuous conduction mode at full load if desired.

Overall, the current-mode regulation system of the ADP1621 allows fast transient responses while maintaining a stable output voltage. By selecting the proper resistor-capacitor network from COMP to GND, the regulator response can be optimized for a wide range of input voltages, output voltages, and load currents.

### **CURRENT-SENSE CONFIGURATIONS**

The ADP1621 can sense the current across the on resistance of the MOSFET to minimize external component count and improve efficiency by eliminating the power that would be lost in a currentsense resistor. This lossless technique eliminates the need for an expensive current-sense resistor. In the lossless mode configuration, the voltage at the CS pin (or the switch-node voltage at the drain of the MOSFET) must not exceed 30 V (see Figure 28). This technique maximizes efficiency and reduces cost. In practice, when the calculated V<sub>sw</sub> approaches 30 V, one should build the board and measure the actual V<sub>SW</sub> before committing to the lossless mode design. Because of the parasitic inductance in the diode, output capacitor, and PCB traces, V<sub>SW</sub> typically has narrow peaks that exceed the theoretical maximum voltage at V<sub>SW</sub>—the sum of V<sub>OUT</sub> and the forward-voltage drop of Diode D1. If the measured peak voltage exceeds 30 V, or if a more accurate current limit is desired, then the CS pin can be connected to an external currentsense resistor in the source of the MOSFET (Figure 29). The maximum power output is limited by the selection of the external components.



Figure 28. CS Pin Connection for V<sub>SW</sub> < 30 V, Lossless Mode (No Current-Sense Resistor Needed)



Figure 29. CS Pin Connection for V<sub>SW</sub> > 30 V, Resistor Sense Mode with a Current-Sense Resistor, R<sub>CS</sub>

Pov. A | Page 12 of 32

### **CURRENT LIMIT**

The current limit is achieved by the COMP voltage clamp, owing to the current-mode operation of the ADP1621. A detailed explanation of how the current limit is determined can be found in the Current Limit section of the Application Information: Boost Converter section.

### UNDERVOLTAGE LOCKOUT

An internal undervoltage lockout (UVLO) circuit at the IN pin holds the GATE voltage low when the IN voltage is below the UVLO voltage, which is typically 2.5 V.

### **SHUTDOWN**

The ADP1621 goes into shutdown approximately 50  $\mu s$  after the SDSN pin is pulled low or left floating. There is an internal 100  $k\Omega$  resistor connected between SDSN and GND.

When the junction temperature of the ADP1621 reaches about 150°C, the ADP1621 goes into thermal shutdown and the GATE voltage is pulled low. When the junction temperature drops below about 140°C, the ADP1621 resumes normal operation after the soft start sequence.

### **SOFT START**

The ADP1621 has an internal soft start circuit that ramps the FB regulation voltage from 0 V to 1.215 V in 64 steps over 2048 clock oscillator cycles. This soft start ramp allows the output voltage to slowly rise to the steady-state output voltage, preventing input inrush current at startup.

### **INTERNAL SHUNT REGULATORS**

The IN and PIN pins each have an internal shunt regulator that allows the ADP1621 to operate over a wide input voltage range. The shunt regulators limit the voltages at IN and PIN to about 5.5 V, allowing the use of logic-level MOSFETs independent of the input and/or output voltage. The shunt regulator voltage can reach 5.7 V at 10 mA. See Figure 9 for the I-V characteristics of these shunt regulators.

The internal power is derived from the IN pin, whereas the MOSFET gate driver (GATE) current comes from the power input, PIN. By separating the two inputs, PIN can be driven with an external small-signal NPN transistor to limit the power loss in the PIN shunt regulator when the input voltage is higher than 5.5 V. See Figure 37 for an example. The maximum currents going into PIN and IN should not exceed 35 mA and 25 mA, respectively.

# SETTING THE OSCILLATOR FREQUENCY AND SYNCHRONIZATION FREQUENCY

The free-running oscillator frequency,  $f_{\rm OSC}$ , is set by a resistor from FREQ to GND. A 100 k $\Omega$  resistor sets the typical oscillator frequency to 200 kHz, a 65 k $\Omega$  resistor sets it to 325 kHz, a 32 k $\Omega$  resistor sets it to 600 kHz, and a 10 k $\Omega$  resistor sets it to 1.5 MHz. Figure 30 shows a typical relationship between  $f_{\rm OSC}$  and  $R_{\rm FREQ}$ .



Figure 30. fosc vs. RFREQ

The switching frequency can be synchronized to an external clock by driving the SDSN pin with that clock signal. The SDSN pin serves the two functions of shutdown control and frequency synchronization input. If the SDSN input detects a low-to-high transition within 10 µs of a high-to-low transition, it resets the oscillator to synchronize to the frequency of the signal at SDSN. The ADP1621 only synchronizes to frequencies greater than the free-running switching frequency. To ensure proper synchronization operation, set the synchronization frequency, f<sub>SYNC</sub>, to 1.2× the freerunning frequency, fosc. The switching frequency, fsw, is equal to f<sub>SYNC</sub>. Although the switching frequency can be synchronized to as high as 1.8 MHz, the peak slope-compensation current decreases at higher f<sub>SYNC</sub>. It is recommended that the maximum f<sub>SYNC</sub> be less than  $1.4 \times$  of  $f_{OSC}$ . The slope-compensation resistor,  $R_{S}$ , should be chosen for the synchronization frequency (see the Slope Compensation section). For SDSN to detect a high input, the high state must remain high for at least 100 ns.

### APPLICATION INFORMATION: BOOST CONVERTER

In this section, an analysis of a boost converter is presented, along with guidelines for component selection. A typical boost-converter application circuit is shown in Figure 1.

### **DUTY CYCLE**

To determine the worst-case inductor current ripple, output voltage ripple, and slope-compensation factor, it is first necessary to determine the system duty cycle. The duty cycle in continuous conduction mode (CCM) is calculated by the equation

$$D = \frac{V_{OUT} + V_D - V_{IN}}{V_{OUT} + V_D}$$
 (1)

where  $V_{OUT}$  is the desired output voltage,  $V_{IN}$  is the input voltage, and  $V_D$  is the forward-voltage drop of the diode. A typical Schottky diode has a forward-voltage drop of 0.5 V.

The GATE minimum on and off times determine the minimum and maximum duty cycles, respectively. The minimum on and off times are typically 180 ns and 190 ns, respectively. The minimum and maximum duty cycles are given by

$$D_{MIN} = \frac{t_{ON,MIN}}{t_{SW}} = t_{ON,MIN} \times f_{SW}$$
 (2)

$$D_{MAX} = 1 - \frac{t_{OFF,MIN}}{t_{SW}} = 1 - (t_{OFF,MIN} \times f_{SW})$$
 (3)

where  $D_{MIN}$  is the minimum duty cycle,  $D_{MAX}$  is the maximum duty cycle,  $t_{ON,MIN}$  is the minimum on time,  $t_{OFEMIN}$  is the minimum off time,  $t_{SW}$  is the switching period, and  $f_{SW}$  is the switching frequency.

Note that when the converter tries to operate at a duty cycle lower than  $D_{\text{MIN}}$ , pulse-skipping modulation occurs to maintain the output voltage regulation (see the Light Load Operation section).

### **SETTING THE OUTPUT VOLTAGE**

The output voltage is set through a voltage divider from the output voltage to the FB input. The feedback resistor ratio sets the output voltage of the system. The regulation voltage at FB is 1.215 V. The output voltage is given by (see Figure 1)

$$V_{OUT} = 1.215 \text{ V} \times \left(1 + \frac{RI}{R2}\right) \tag{4}$$

The input bias current into FB is 25 nA typical, 70 nA maximum. For a 0.1% degradation in regulation voltage and with 70 nA bias current, R2 must be less than 18 k $\Omega$ , which results in 68  $\mu$ A of divider current. Choose the value of R1 to set the output voltage. Using higher values for R2 results in reduced output voltage accuracy due to the input bias current at the FB pin, whereas lower values cause increased quiescent current consumption.

### INDUCTOR CURRENT RIPPLE

Choose a peak-to-peak inductor ripple current between 20% and 40% of the average inductor current. A good starting point

for a design is to choose the peak-to-peak ripple current to be 30% of 1/(1 - D) times the maximum load current:

$$\Delta I_L = 0.3 \times \frac{I_{LOAD,MAX}}{1 - D} \tag{5}$$

where  $\Delta I_L$  is the peak-to-peak inductor ripple current, and  $I_{LOAD,MAX}$  is the maximum load current required by the application.

### **INDUCTOR SELECTION**

The inductor value choice is important because it dictates the inductor current ripple and therefore the voltage ripple at the output.

The average inductor current, ILAVE, is given by

$$I_{L,AVE} = \frac{I_{LOAD}}{1 - D} \tag{6}$$

and the peak-to-peak inductor ripple current is inversely proportional to the inductor value:

$$\Delta I_L = \frac{V_{IN} \times D}{f_{SW} \times L} \tag{7}$$

where  $f_{SW}$  is the switching frequency, and L is the inductor value.

Assuming continuous conduction mode (CCM) operation, the peak inductor current is given by

$$I_{L,PK} = \frac{I_{LOAD}}{1 - D} + \frac{\Delta I_L}{2} = \frac{I_{LOAD}}{1 - D} + \frac{V_{IN} \times D}{2 \times f_{SW} \times L}$$
(8)

Smaller inductor values are typically smaller in size and usually less expensive, but increase the ripple current. Larger ripple current also increases the power loss in the inductor core. Too large an inductor value results in added expense and may impede load transient responses because it reduces the effect of slope compensation.

Assuming the ripple current is 30% of 1/(1 - D) times the maximum load current, a reasonable choice for the inductor value is

$$L = \frac{V_{IN} \times D \times (1 - D)}{0.3 \times f_{SW} \times I_{IOAD,MAX}}$$
(9)

From this starting point, modify the inductance to obtain the right balance of size, cost, and output voltage ripple while maintaining the inductor ripple current between 20% and 40% of 1/(1-D) times the maximum load current. Keep in mind that the inductor saturation current must be greater than the peak inductor current. Magnetically shielded inductors are generally recommended, although they cost slightly more than unshielded inductors.

Also, losses due to the inductor winding resistance reduce the efficiency of the boost converter. This power loss is given by

$$P_{L,W} = \left(\frac{I_{LOAD}}{1 - D}\right)^2 \times R_W \tag{10}$$

where  $P_{L,W}$  is the power dissipation in the winding of the inductor, and  $R_W$  is the winding resistance.

### INPUT CAPACITOR SELECTION

The bulk input capacitor provides a low impedance path for the inductor ripple current. Capacitor C1 in Figure 1 represents a bulk input capacitor. Choose a bulk input capacitor whose impedance at the switching frequency is lower than the impedance of the voltage source  $V_{\rm IN}$ .

The preferred bulk input capacitor is a 10  $\mu F$  to 100  $\mu F$  ceramic capacitor because it has low equivalent series resistance (ESR) and low impedance. Aluminum electrolytic and aluminum polymer capacitors can also be used as the bulk input capacitors. The bulk input capacitor does not need to be placed very close to the IN and PIN pins. Aluminum electrolytic capacitors are the cheapest and generally have high ESR values, which increase dramatically at temperatures less than 0°C. Some aluminum electrolytic capacitors have ESR less than 20 m $\Omega$ , but their capacitances are generally greater than 800  $\mu F$ . Aluminum polymer capacitors are more expensive than the aluminum electrolytic ones, but are generally cheaper than the ceramic capacitors for the same amount of capacitance. Polymer capacitors have relatively low ESR, with some models having less than 10 m $\Omega$ .

Regardless of the type of capacitor used, make sure the ripple current rating of the bulk input capacitor, I<sub>CIN,RMS</sub>, is greater than

$$I_{CIN,RMS} = \frac{1}{\sqrt{3}} \times \frac{\Delta I_L}{2} \tag{11}$$

where  $\Delta I_L$  is the peak-to-peak inductor ripple current.

In addition to the bulk input capacitor, a bypass input capacitor is required. The function of the bypass capacitor is to locally filter the input voltage to the ADP1621 and maintain the input voltage at a steady value during switching transitions. The bypass capacitor is typically a 0.1  $\mu F$  or greater ceramic capacitor and should be placed as close as possible to the IN and PIN pins of the ADP1621. Capacitors C3 and C4 in Figure 1 represent the bypass capacitors.

### **OUTPUT CAPACITOR SELECTION**

The output capacitor maintains the output voltage and supplies current to the load while the external MOSFET is on.

The value and characteristics of the output capacitor greatly affect the output voltage ripple and stability of the converter.

The amount of peak-to-peak output voltage ripple,  $\Delta V_{\text{OUT}}$ , can be approximated by

$$\begin{split} \Delta V_{OUT} \approx & \left(\frac{I_{LOAD}}{1-D} + \frac{\Delta I_L}{2}\right) \times \\ & \sqrt{\left(\frac{1}{2\pi \times f_{SW} \times C_{OUT}}\right)^2 + ESR^2 + \left(2\pi \times f_{SW} \times ESL\right)^2} \end{split} \tag{12}$$

where  $\Delta I_L$  is the peak-to-peak inductor ripple current,  $f_{SW}$  is the switching frequency,  $C_{OUT}$  is the output capacitance, ESR is the effective ESR of  $C_{OUT}$ , and ESL is the effective equivalent series inductance of  $C_{OUT}$ .

Because the output capacitor is typically greater than 40  $\mu$ F, the ESR dominates the output capacitance impedance and thus the output voltage ripple. The use of low ESR, ceramic dielectric capacitors is preferred, although aluminum electrolytic, tantalum, OS-CON<sup>TM</sup> (from Sanyo), and aluminum polymer capacitors can be used. At higher switching frequencies, the ESL of the output capacitor may also be a factor in determining the output voltage ripple. Multiple capacitors can be connected in parallel to reduce the effective ESR and ESL. Keep in mind that the capacitance of a given capacitor typically degrades with increased temperature and bias voltage. Consult the capacitor manufacturer's data sheet when determining the actual capacitance of a capacitor under certain conditions.

Ensure that the output capacitor ripple current rating,  $I_{\text{COUT,RMS}}$ , is greater than

$$I_{COUT,RMS} = I_{LOAD} \times \sqrt{\frac{D}{1 - D}}$$
 (13)

### **DIODE SELECTION**

The diode conducts the inductor current to the output capacitor and load while the MOSFET is off. The average diode current is the load current:

$$I_{DIODE,AVE} = I_{LOAD} \tag{14}$$

The rms diode current in continuous conduction mode is given by

$$I_{DIODE,RMS} = \frac{I_{LOAD}}{1 - D} \times \sqrt{1 - D}$$
 (15)

where *D* is the duty cycle.

The power dissipated in the diode is

$$P_{DIODE} = V_D \times I_{IOAD} \tag{16}$$

where  $V_D$  is the forward-voltage drop of the diode.

The total power dissipation determines the diode junction temperature, which is given by

$$T_{LDIODE} = T_A + P_{DIODE} \times \theta_{IA} \tag{17}$$

where  $T_{J,DIODE}$  is the junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance of the diode package. The diode junction temperature must not exceed its maximum rating at the given power dissipation level.

For high efficiency, Schottky diodes are recommended. The low forward-voltage drop of a Schottky diode reduces the power losses during the MOSFET off time, and the fast switching speed reduces the switching losses during the MOSFET transitions. However, for high voltage, high temperature applications where the reverse leakage current of the Schottky diode can become significant and degrade efficiency, use an ultrafast-recovery junction diode.

Make sure that the diode is rated to handle the average output load current. Many diode manufacturers derate the current capability of the diode as a function of the duty cycle. Verify that the diode is rated to handle the average output load current with the minimum duty cycle. Also, ensure that the peak inductor current is less than the maximum rated current of the diode.

### **MOSFET SELECTION**

When turned on, the external n-channel MOSFET allows energy to be stored in the magnetic field of the inductor. When the MOSFET is turned off, this energy is delivered to the load to boost the output voltage.

The choice of the external power MOSFET directly affects the boost converter performance. Choose the MOSFET based on the following: threshold voltage ( $V_T$ ), on resistance ( $R_{DSON}$ ), maximum voltage and current ratings, and gate charge.

The minimum operating voltage of the ADP1621 is 2.9 V. Choose a MOSFET with a  $V_{\rm T}$  that is at least 0.3 V less than the minimum input supply voltage at PIN used in the application. Ensure that the maximum  $V_{\rm GS}$  rating of the MOSFET is at least a few volts greater than the maximum voltage that is applied to PIN. Ensure that the maximum  $V_{\rm DS}$  rating of the MOSFET exceeds the maximum  $V_{\rm OUT}$  by at least 5 V to 10 V. Depending on parasitics, the MOSFET may be exposed to voltage spikes that exceed the sum of  $V_{\rm OUT}$  and the forward-voltage drop of the diode.

Estimate the rms current in the MOSFET under continuous conduction mode by

$$I_{MOSFET,RMS} = \frac{I_{LOAD}}{1 - D} \times \sqrt{D}$$
 (18)

where D is the duty cycle. Derate the MOSFET current at least 20% to account for inductor ripple and changes in the forward-voltage drop of the diode.

The MOSFET power dissipation due to conduction is thus

$$P_C = \left(\frac{I_{LOAD}}{1 - D}\right)^2 \times D \times R_{DSON} \times (1 + K) \tag{19}$$

where  $P_C$  is the conduction power loss, and  $R_{DSON}$  is the MOSFET on resistance. The variable K is a factor that models the increase of  $R_{DSON}$  with temperature:

$$K = 0.005^{\circ} \,\mathrm{C} \times \left(T_{LMOSFET} - 25^{\circ}\mathrm{C}\right)$$
 (20)

where  $T_{J,MOSFET}$  is the MOSFET junction temperature. Note that multiple n-channel MOSFETs can be placed in parallel to reduce the effective  $R_{DSON}$ .

The power dissipation due to switching transition loss is approximated by

$$P_{SW} = \frac{\left(V_{OUT} + V_D\right) \times \frac{I_{LOAD}}{1 - D} \times \left(t_R + t_F\right) \times f_{SW}}{2} \tag{21}$$

where  $P_{SW}$  is the switching power loss,  $t_R$  is the MOSFET rise time, and  $t_F$  is the MOSFET fall time. The MOSFET rise and fall times are functions of both the gate drive circuitry and the MOSFET used in the application.

The total power dissipation of the MOSFET is the sum of the conduction and transition losses:

$$P_{MOSFET} = P_C + P_{SW} \tag{22}$$

where  $P_{MOSFET}$  is the total MOSFET power dissipation. Ensure that the maximum power dissipation is significantly less than the maximum power rating of the MOSFET.

The total power dissipation also determines the MOSFET junction temperature, which is given by

$$T_{I,MOSFET} = T_A + P_{MOSFET} \times \theta_{IA}$$
 (23)

where  $T_{I,MOSFET}$  is the junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance of the MOSFET package. The MOSFET junction temperature must not exceed its maximum rating at the given power dissipation level.

If lossless current sensing is not used, there will also be power dissipation in the external current-sense resistor,  $R_{CS}$ . The power dissipation,  $P_{CS}$ , in the external resistor due to conduction losses is given by

$$P_{CS} = \left(\frac{I_{LOAD}}{1 - D}\right)^2 \times D \times R_{CS} \tag{24}$$

### **LOOP COMPENSATION**

The ADP1621 uses external components to compensate the regulator loop, allowing optimization of the loop dynamics for a given application.

The step-up converter produces an undesirable right-half plane (RHP) zero in the regulation feedback loop. This RHP zero requires compensating the regulator such that the crossover

frequency occurs well below the frequency of the RHP zero. The location of the RHP zero is determined by the following equation:

$$f_{Z,RHP} = (1 - D)^2 \times \frac{R_{LOAD}}{2\pi \times L}$$
(25)

where  $f_{ZRHP}$  is the RHP zero frequency, and  $R_{LOAD}$  is the equivalent load resistance or the output voltage divided by the load current.

To stabilize the regulator, ensure that the regulator crossover frequency is less than or equal to one-fifth of the RHP zero frequency and less than or equal to one-fifteenth of the switching frequency. For an initial practical design, choose the crossover frequency  $f_{\rm C}$  to be the lower of

$$f_C = \frac{f_{SW}}{15} \tag{26}$$

and

$$f_C = \frac{f_{Z,RHP}}{5} \tag{27}$$

where  $f_C$  is the crossover frequency, and  $f_{SW}$  is the switching frequency.

The regulator loop gain is

$$A_{VL} = \frac{V_{FB}}{V_{OUT}} \times (1 - D) \times g_m \times |Z_{COMP}| \times \frac{1}{n \times R_{CS}} \times |Z_{OUT}|$$
 (28)

where  $A_{VL}$  is the loop gain,  $V_{FB}$  is the feedback regulation voltage (typically 1.215 V),  $V_{OUT}$  is the regulated output voltage, D is the duty cycle,  $g_m$  is the error amplifier transconductance gain (typically 300  $\mu$ S),  $Z_{COMP}$  is the impedance of the RC network from COMP to GND, n is the current-sense amplifier gain (typically 9.5),  $R_{CS}$  is the current-sense resistance, and  $Z_{OUT}$  is the impedance of the load and output capacitor. In the case of lossless current sensing, as shown in Figure 28,  $R_{CS}$  is equal to the on resistance,  $R_{DSON}$ , of the external power MOSFET. Otherwise,  $R_{CS}$  represents the external current-sense resistor, as shown in Figure 29.

To determine the crossover frequency, it is important to note that at that frequency the compensation impedance,  $Z_{\text{COMP}}$ , is dominated by Resistor  $R_{\text{COMP}}$ , and the output impedance,  $Z_{\text{OUT}}$ , is dominated by the impedance of the output capacitor,  $C_{\text{OUT}}$ . When solving for the crossover frequency, the equation is simplified to

$$|A_{VL}| = \frac{V_{FB}}{V_{OUT}} \times (1-D) \times g_m \times R_{COMP} \times \frac{1}{n \times R_{CS}} \times \frac{1}{2\pi \times f_C \times C_{OUT}} = 1$$
(29)

where  $f_C$  is the crossover frequency,  $R_{COMP}$  is the compensation resistor, and  $C_{OUT}$  is the output capacitance.

Solving for R<sub>COMP</sub> gives

$$R_{COMP} = \frac{2\pi \times f_C \times C_{OUT} \times n \times R_{CS} \times V_{OUT}}{V_{FR} \times (1 - D) \times g_m}$$
(30)

Once the compensation resistor,  $R_{\text{COMP}}$ , is known, set the zero formed by the resistor and compensation capacitor,  $C_{\text{COMP}}$ , to one-fourth of the crossover frequency, or

$$C_{\text{COMP}} = \frac{2}{\pi \times f_C \times R_{\text{COMP}}} \tag{31}$$

Capacitor C2 is chosen to cancel the zero introduced by the output capacitance ESR. Thus, C2 should be set to (see Figure 31)

$$C2 = \frac{ESR \times C_{OUT}}{R_{COMP}}$$
 (32)

where ESR represents the ESR of Cout.

For low ESR output capacitors, such as ceramic capacitors, C2 is small, generally in the range of 10 pF to 400 pF. Because of the parasitic inductance, resistance, and capacitance of the PCB layout, the  $R_{\text{COMP}},\,C_{\text{COMP}},$  and C2 values might need to be adjusted by observing the load transient response of the ADP1621 to establish a stable operating system and achieve optimal transient performance. For most applications,  $R_{\text{COMP}}$  is in the range of 5 k $\Omega$  to 100 k $\Omega$ , and  $C_{\text{COMP}}$  is in the range of 100 pF to 30 nF.



Figure 31. Compensation Components

### **SLOPE COMPENSATION**

The ADP1621 includes a circuit that allows adjustable slope compensation. Slope compensation is required by current-mode regulators to stabilize the current-control loop when operating in continuous conduction and the switching duty cycle is greater than 50%.

Slope compensation is achieved by internally forcing a ramping current source out of the CS current-sense pin. By placing a resistor between the CS pin and the current sensing device (the drain of the external MOSFET in the case of lossless current sensing or the source of the MOSFET if a current-sense resistor is used), a voltage is developed across the resistor that is proportional to the slope-compensation current.

To ensure stability of the current-mode control loop, use a compensation voltage slope that is equal to or greater than one-half of the current-sense representation of the inductor current downslope. Therefore, it follows that

$$2 \times R_{S} \times \frac{I_{SC,PK} \times f_{SW}}{1 - t_{OFE,MIN} \times f_{SW}} > R_{CS} \times \frac{V_{OUT} + V_{D} - V_{IN}}{L}$$
(33)

where  $R_S$  is the slope-compensation resistor,  $I_{SC,PK}$  is the peak slope-compensation current,  $f_{SW}$  is the switching frequency,  $R_{CS}$  is the current-sense resistor,  $V_{OUT}$  is the regulated output voltage,  $V_D$  is the forward-voltage drop of the diode,  $V_{IN}$  is the input voltage,  $t_{OFE,MIN}$  is the minimum off time, and L is the power-stage inductor. In the case of lossless current sensing,  $R_{CS}$  is equal to the on resistance,

 $R_{DSON}$ , of the external power MOSFET. Otherwise,  $R_{CS}$  represents the external current-sense resistor.

Solving for R<sub>S</sub> gives the slope-compensation criterion:

$$R_{\rm S} > \frac{R_{\rm CS} \times \left(V_{\rm OUT} + V_{\rm D} - V_{\rm IN}\right) \times \left(1 - t_{\rm OFF,MIN} \times f_{\rm SW}\right)}{2 \times I_{\rm SCPK} \times f_{\rm SW} \times L}$$
(34)

Keep in mind that the above inequality is a function of both ADP1621 parameters and off-chip components, the values of which vary from part to part and with temperature. Select  $R_{\rm S}$  to ensure current-loop stability for all possible variations.

After accounting for parameter variations, use values of  $R_S$  that are as close to the calculated limit as possible because excessive slope compensation reduces the benefits of current-mode control and increases the "softness" of the current limit, as discussed in the Current Limit section. Given a typical peak slope-compensation current of 70  $\mu A$ ,  $R_S$  should not exceed 1.6  $k\Omega$  because the voltage at the CS pin is typically clamped at 116 mV. It is also recommended that  $R_S$  be greater than 20  $\Omega$ . If the calculated  $R_S$  is greater than 1.6  $k\Omega$ , the parameters in Equation 34, such as  $R_{CS}$ ,  $f_{SW}$ , and L, can be adjusted such that  $R_S$  is less than 1.6  $k\Omega$ .

In conclusion, the value of  $R_s$  should be  $20 \Omega \le R_s \le 1.6 k\Omega$ .

### **CURRENT LIMIT**

The current limit in the ADP1621 limits the peak inductor current and is achieved by the COMP voltage clamp. The peak inductor current, I<sub>L,PK</sub>, is given by

$$I_{L,PK} = \frac{\frac{V_{COMP,CLAMP} - V_{COMP,ZCT}}{n} - \frac{I_{SC,PK} \times R_S \times D}{1 - t_{OFF,MIN} \times f_{SW}}}{R_{CS}}$$
(35)

where  $V_{COMP,CLAMP}$  is the COMP clamp voltage (typically 2.0 V),  $V_{COMP,ZCT}$  is the COMP zero-current threshold (typically 1.0 V), n is the current-sense amplifier gain (typically 9.5),  $I_{SC,PK}$  is the peak slope-compensation current (typically 70  $\mu$ A),  $R_S$  is the slope-compensation resistor, D is the duty cycle,  $f_{SW}$  is the switching frequency,  $t_{OFP,MIN}$  is the minimum off time (typically 190 ns), and  $R_{CS}$  is the current-sense resistor. In the case of lossless current sensing,  $R_{CS}$  is equal to the on resistance,  $R_{DSON}$ , of the external power MOSFET. Otherwise,  $R_{CS}$  represents the external current-sense resistor.

The current limit in the ADP1621 is a "soft" current limit. When the inductor current reaches the  $I_{\text{L,PK}}$  limit given in Equation 35, the duty cycle decreases, and the output voltage drops below the desired voltage. The  $I_{\text{L,PK}}$  limit in Equation 35 then increases in response to the smaller duty cycle, D. The larger the slope-compensation resistor,  $R_{\text{S}}$ , the larger the effect on  $I_{\text{L,PK}}$  for an incremental decrease in D. This behavior results in a "soft" current limit for the ADP1621. Use values of  $R_{\text{S}}$  that are as close as possible to the calculated limit derived from Equation 34. If high-precision current limiting is required, consider inserting a fuse in series with the inductor.

Also, keep in mind that the current limit is a function of both ADP1621 parameters and off-chip components, the values of

which vary from part to part and with temperature. If lossless current sensing is used, consider that the on resistance of a MOSFET typically increases with increasing junction temperature.

The peak inductor current limit also limits the maximum load current at a given output voltage. The maximum load current, assuming CCM operation, is given by

$$I_{LOAD,MAX} = (1-D) \times \left( \frac{V_{COMP,CLAMP} - V_{COMP,ZCT}}{n} - \frac{I_{SC,PK} \times R_S \times D}{1 - t_{OFF,MIN} \times f_{SW}} - \frac{V_{IN} \times D}{2 \times f_{SW} \times L} \right)$$

$$(36)$$

If the load current exceeds  $I_{\text{LOAD,MAX}}$ , the output voltage drops below the desired voltage.

### **LIGHT LOAD OPERATION**

### **Discontinuous Conduction Mode**

With light loads, the average inductor current is small, and, depending on the converter design, the instantaneous inductor current may reach 0 during the time when the MOSFET is off. This mode of operation is termed discontinuous conduction mode. The condition for entering discontinuous conduction mode in a boost converter is

$$I_{LOAD} < \frac{V_{IN} \times D \times (1 - D)}{2 \times L \times f_{SW}}$$
(37)

When the instantaneous inductor current reaches 0 during the cycle, the inductor ceases to be a current source, and ringing can be observed in the waveforms of the MOSFET drain voltage and the inductor current. The frequency of the ringing is the resonant frequency of the inductor and the total capacitance from the SW node to GND, which includes the capacitances of the MOSFET and diode, and any parasitic capacitances from the PCB. While adding a resistive element, such as a snubber, to the system further dampens the resonance, it also decreases the efficiency of the regulator.

### **Pulse-Skipping Modulation**

The ADP1621 features circuitry that improves the converter efficiency and minimizes power consumption with no load or very light loads. When the COMP voltage drops below  $V_{\text{COMPZCT}}$  (typically 1.0 V), which can occur at sufficiently light loads, the MOSFET is powered off until the FB voltage drops below 1.215 V. Then, the error amplifier drives the COMP voltage higher, and the converter resumes switching when the COMP voltage rises above the  $V_{\text{COMPZCT}}$  voltage. While the MOSFET is powered off, the output capacitor supplies current to the load.

With light loads, the COMP voltage hovers around 1.0 V, and short periods of switching are followed by long periods of the MOSFET being powered off. This pulse-skipping modulation operation improves converter efficiency by reducing the number of switching cycles and therefore reducing the gate drive current and the switching transition power loss.

Given the minimum on time of the ADP1621, pulse-skipping modulation is also a requirement to maintain output voltage regulation with light loads. During the short switching periods of pulse-skipping modulation, the MOSFET is turned on for the

minimum on time each cycle, storing just enough energy in the inductor to charge the output capacitor. During the long period when the MOSFET is off, no current flows through the inductor, and the light load current is supplied by the output capacitor.

### RECOMMENDED COMPONENT MANUFACTURERS

### Table 5.

| Vendor                         | Components                             |
|--------------------------------|----------------------------------------|
| AVX Corporation                | Capacitors                             |
| Central Semiconductor Corp.    | Diodes                                 |
| Coilcraft, Inc.                | Inductors                              |
| Diodes, Inc.                   | Diodes                                 |
| International Rectifier        | Diodes, MOSFETs                        |
| Murata Manufacturing Co., Ltd. | Capacitors, inductors                  |
| ON Semiconductor               | Diodes, MOSFETs                        |
| Rubycon Corporation            | Capacitors                             |
| Sanyo                          | Capacitors                             |
| Sumida                         | Inductors                              |
| Taiyo Yuden, Inc.              | Capacitors, inductors                  |
| Toko America, Inc.             | Inductors                              |
| United Chemi-Con, Inc.         | Capacitors                             |
| Vishay Siliconix               | Diodes, MOSFETs, resistors, capacitors |

### LAYOUT CONSIDERATIONS

Layout is important for all switching regulators, but is particularly important for regulators with high switching frequencies. To achieve high efficiency, good regulation, and stability, a well-designed printed circuit board layout is required. A sample PCB layout for the standard boost converter circuit shown in Figure 33 is given in Figure 32.

Follow these guidelines when designing printed circuit boards:

- Keep the low ESR bypass input capacitor of 0.1  $\mu$ F or higher close to IN/PIN and GND.
- Keep the high current path from Bulk Input Capacitor C1 through Inductor L1 and MOSFET M1 to PGND as short as possible.
- Keep the high current path from Bulk Input Capacitor C1 through Inductor L1, Diode D1, and Output Capacitor Cout to PGND as short as possible. Place Cout as close to PGND as possible to reduce ground bouncing.
- Keep high current traces as short and wide as possible to minimize parasitic series inductance, which causes spiking and electromagnetic interference (EMI).
- To minimize switching noise, the drain of the power MOSFET should be placed very close to the inductor, and the source of the MOSFET (or the bottom side of the sense resistor) should be connected directly to the power GND plane. Use wide copper traces on the drain and on the source of the MOSFET to minimize parasitic inductance and resistance. Parasitic inductance can lead to excessive ringing during switching transitions, and parasitic resistance reduces the converter efficiency. Make sure that the MOSFET selected is capable of handling the total power loss (conduction plus transition losses) in the application circuit.

- Avoid routing high impedance traces near any node connected to the switch node (the MOSFET drain) or near
   Inductor L1 to prevent radiated switching-noise injection.
- Add an extra copper plane at the connection of the MOSFET drain and the anode of the diode to help dissipate the heat generated by losses in those components.
- Avoid ground loops by having one central ground node on the PCB. If this is impractical, place the power ground with high current levels physically closer to the PCB ground terminal. The analog, low current-level ground should be placed farther from the PCB ground terminal.
- Minimize the length of the PCB trace between the GATE pin and the MOSFET gate. The parasitic inductance in this PCB trace can give rise to excessive voltage ringing at the MOSFET gate and drain, as well as the regulator output. It is recommended to add 5  $\Omega$  of resistance for every inch of PCB trace. This helps to reduce the overshoot and ringing at the drain and the output. However, this added resistance increases the rise and fall times of the MOSFET; thus, the switching loss in the MOSFET is increased.
- Place the feedback resistors as close to FB as possible to prevent high frequency switching-noise injection.
- Place the top of the upper feedback resistor, R1, as close as possible to the top of C<sub>OUT</sub> for optimum output voltage sensing.
- If a current-sense resistor is connected between the source of the MOSFET and PGND, ensure that the capacitance from CS to PGND is minimized.
- Place the compensation components as close as possible to COMP.



Figure 32. PCB Layout of the Circuit Shown in Figure 33 (2-layer PCB)

### **EFFICIENCY CONSIDERATIONS**

The efficiency, η, of a dc/dc converter is given by

$$\eta = \frac{P_{OUT}}{P_{IN}} \times 100\% \tag{38}$$

where  $P_{OUT}$  is the output power, and  $P_{IN}$  is the input power to the converter. While switching regulators are ideally lossless converters of power, the nonideal characteristics of regulator components degrade the efficiency of the regulator.

The primary sources of power dissipation in the regulator include

 The power dissipation in the external power MOSFET due to conduction and switching losses.

$$P_{MOSFET} = P_C + P_{SW}$$

$$= \left[ \left( \frac{I_{LOAD}}{1 - D} \right) \times D \times R_{DSON} \times (1 + K) \right] +$$

$$\left[ \frac{(V_{OUT} + V_D) \times \frac{I_{LOAD}}{1 - D} \times (t_R + t_F) \times f_{SW}}{2} \right]$$

• The power dissipation in the external current-sense resistor if lossless current sensing is not used.

$$P_{\rm CS} = \left(\frac{I_{\rm LOAD}}{1 - D}\right)^2 \times D \times R_{\rm CS} \tag{40}$$

• The power dissipation in the external diode.

$$P_{DIODE} = V_D \times I_{LOAD} \tag{41}$$

 The power dissipation in the winding resistance of the power stage inductor.

$$P_{L,W} = \left(\frac{I_{LOAD}}{1 - D}\right)^2 \times R_W \tag{42}$$

 The supply current to the ADP1621 IC, which includes the quiescent current and the gate driver charging current. The power dissipation due to gate charging loss is approximated by

$$P_G = V_{PIN} \times Q_G \times f_{SW} \tag{43}$$

where  $P_G$  is the gate charging power loss,  $V_{PIN}$  is the voltage at the PIN pin,  $Q_G$  is the MOSFET total gate charge, and  $f_{SW}$  is the converter switching frequency. Therefore, the total power dissipation in the IC itself is given by

$$P_{IC} = P_G + (V_{IN} \times I_Q)$$

$$= (V_{PIN} \times Q_G \times f_{SW}) + (V_{IN} \times I_Q)$$
(44)

where  $P_{IC}$  is the total power dissipated in the IC,  $I_Q$  is the quiescent current, and  $V_{IN}$  is the voltage at the IN pin.

The secondary sources of power dissipation in the regulator include

- The power dissipation in the ESR of the input and output capacitors.
- Inductor core losses due to hysteresis and eddy currents.

### **EXAMPLES OF APPLICATION CIRCUITS**

# STANDARD BOOST CONVERTER—DESIGN EXAMPLE

The example covered here is for the ADP1621 configured as a standard boost converter, as shown in Figure 33, where lossless current sensing is employed. The design parameters are  $V_{\rm IN}$  = 3.3 V,  $V_{\rm OUT}$  = 5 V, and a maximum load current of 1 A.

To begin this design, a switching frequency of 600 kHz is chosen (by setting  $R_{FREQ}$  to 32 k $\Omega$ , see Figure 30) so that a small inductor and small output capacitors can be used. The duty cycle is calculated from Equation 1 to be 0.4, given a forward-voltage drop of 0.5 V for the Schottky diode. The feedback resistors are calculated to be  $R1 = 35.7 \ k\Omega$  and  $R2 = 11.5 \ k\Omega$  from Equation 4.

Assuming that the inductor ripple is 30% of 1/(1 - D) times the maximum load current, the inductor size is calculated to be about 4.4 µH, according to Equation 9. The small, magnetically shielded 4.7 µH Toko FDV0630-4R7M inductor is selected. Because ceramic capacitors have very low ESR (a few milliohms), a 47 μF/6.3 V Murata GRM31CR60J476M ceramic capacitor is chosen for the input capacitor. The output voltage ripple for a given Cout, ESR, and ESL can be found by solving Equation 12. By choosing an output voltage ripple equal to 1% of the output voltage, Equation 12 yields that the minimum Cout required is 100  $\mu F$  and the maximum ESR required is 25 m $\Omega$ . Other combinations of capacitance and ESR are possible by choosing a much larger C<sub>OUT</sub> and a larger ESR. In this case, a small 1 μF ceramic capacitor and two 150 µF Sanyo POSCAP™ capacitors are selected. The low ESR ceramic capacitor helps to suppress the high frequency overshoot at the output. POSCAP has low ESR and high capacitance in a relatively small package. Ceramic capacitors can also be used. Generally, bigger ceramic capacitors are more expensive.

**TOKO FDV0630-4R7M** 

The next step is to choose a Schottky diode. The average and rms diode currents are calculated to be 1.0 A and 1.3 A, respectively, using Equations 14 and 15. A Vishay SSA33L Schottky diode meets the current and thermal requirements and is an excellent choice.

The power MOSFET must be chosen based on threshold voltage (V<sub>T</sub>), on resistance (R<sub>DSON</sub>), maximum voltage and current ratings, and gate charge. The rms current through the MOSFET is given by Equation 18 as 1.1 A. The Vishay Si7882DP is a 20 V n-channel power MOSFET that meets the current and thermal requirements. It comes in a PowerPAK® package and offers low R<sub>DSON</sub> and gate charge. At  $V_{\rm GS}=2.5$  V, the on resistance,  $R_{\rm DSON}$ , is 8 m $\Omega$ .

The loop-compensation components are chosen to be  $R_{COMP} = 9.1~k\Omega$  and  $C_{COMP} = 1.7~nF$  from Equations 30 and 31, respectively. A roll-off capacitor of C2 = 120 pF is also added. The slope-compensation resistor is set to be  $R_S = 80~\Omega$  from Equation 34.

Lastly, given the chosen components, the peak inductor current as set by the current limit circuitry is given by Equation 35 as  $I_{L,PK} = 12 \text{ A}$ . Thus, the maximum load current, assuming CCM operation, is given by Equation 36 as  $I_{LOAD,MAX} = 8$  A, which is safely above the 1.0 A load current requirement for this design example. Note that the current limit is a strong function of Rcs, which can vary part to part and with temperature. In addition, note that Rcs can be implemented with an external currentsense resistor or with the R<sub>DSON</sub> of a MOSFET. Variations in R<sub>CS</sub> and the other parameters in Equations 35 and 36 must be taken into account if precise current limiting is necessary. Due to the parasitic resistance of PCB traces, Rs might need to be adjusted on the actual circuit board to achieve the desired current limit. Keep in mind that  $R_s$  must be less than 1.6 k $\Omega$ . Using a MOSFET with a different R<sub>DSON</sub> or adjusting R<sub>CS</sub> can also set the current limit to the desired level.



Figure 33. Typical Boost Converter Application Circuit

### **BOOTSTRAPPED BOOST CONVERTER**

The inputs of the ADP1621 can be driven from the step-up converter output voltage to improve efficiency for low input voltages. For low input voltages, bootstrapped operation improves efficiency with heavy loads by increasing the available gate drive voltage, thus reducing the on resistance of the MOSFET. However, because the internal circuitry is driven from IN, the ADP1621 quiescent current and gate drive current supplied from the input increases due to the step-up ratio and the conversion efficiency loss.

The circuit shown in Figure 1 shows a bootstrapped boost converter, where  $V_{\text{IN}} = 3.3 \text{ V}$  and  $V_{\text{OUT}} = 5 \text{ V}$ . To ensure that the circuit starts, make sure that the input voltage minus the forward-voltage drop of the diode is greater than the UVLO voltage and the gate threshold voltage of the MOFSET. In this example, the MOSFET has a gate threshold voltage of 2.5 V. The regulator shown in Figure 1 is very similar to that shown in Figure 33, which is a standard boost without bootstrapping. Because the same MOSFET and inductor are used in both circuits and the input and output conditions are the same, the compensation components remain unchanged.

Figure 34 shows a bootstrapped application circuit for output voltages greater than 5.5 V. In this case, the output is 12 V. Notice that a resistor, R3, of 700  $\Omega$  is placed between  $V_{\text{OUT}}$  and the IN and PIN pins to limit the input currents because the IN and PIN pins are regulated to 5.5 V. A diode, D2, is placed between  $V_{\text{IN}}$  and the IN/PIN pins to supply the necessary quiescent current to start the ADP1621. Once the ADP1621 starts and the output

voltage reaches 12 V, the quiescent current stops flowing through D2 and is supplied by the output. Keep in mind that the dynamic supply current to PIN increases as the switching frequency increases because more gate drive is needed for a higher switching frequency. Therefore, R3 needs to be set appropriately. The PIN supply current can be approximated by

$$I_{PIN} = f_{SW} \times Q_G \tag{45}$$

where  $I_{PIN}$  is the PIN supply current,  $f_{SW}$  is the switching frequency, and  $Q_G$  is the gate charge of a particular MOSFET.

An alternative implementation to Figure 34 is shown in Figure 35, where an NPN transistor is used to supply the necessary current to the input PIN at various loads, but the gate drive voltage is limited to approximately 4.8 V (one diode drop below the voltage at IN). Signal Diodes D2 and D3 help to provide the necessary quiescent current to start the ADP1621. Once the ADP1621 starts, the current stops flowing through these two diodes because the voltages at PIN and IN are approximately 4.8 V and 5.5 V, respectively. One advantage of this technique is that Q1 provides enough current to the gate driver at any switching frequency with a wide range of MOSFETs that have different gate charge specifications.

Notice that the output capacitor, C<sub>OUT2</sub> in Figure 34 and Figure 35, is a large aluminum electrolytic capacitor, both in physical size and capacitance. Such capacitors are very cheap relative to ceramic capacitors (such as Sanyo POSCAP) or aluminum polymer capacitors. The ADP1621 can work with a wide range of capacitor types.



 $\begin{aligned} & f_{OSC} = 600 \text{kHz} \\ & \text{C1 = MURATA GRM31CR60J476M} \\ & \text{C}_{OUT2} = \text{RUBYCON 25ZL330M8x16} \\ & \text{L1 = COILCRAFT MSS1260-103ML} \end{aligned} \qquad \begin{aligned} & \text{M1 = IRF7470} \\ & \text{D1 = VISHAY SSC53L} \\ & \text{D2 = SIGNAL DIODE} \end{aligned}$ 

Figure 34. Bootstrapped Application Circuit for  $V_{OUT} > 5.5 \text{ V}$ 

06090-033



 $\begin{aligned} & f_{OSC} = 600 \text{kHz} \\ & \text{C1} = \text{MURATA GRM31CR60J476M} \\ & c_{OUT2} = \text{RUBYCON 25ZL330M8x16} \\ & \text{L1} = \text{COILCRAFT MSS1260-103ML} \\ & \text{Q1} = \text{SIGNAL NPN TRANSISTOR} \end{aligned} \qquad \begin{aligned} & \text{M1} = \text{IRF7470} \\ & \text{D2}, \text{D3} = \text{SIGNAL DIODE} \\ & \text{D2}, \text{D3} = \text{SIGNAL DIODE} \end{aligned}$ 

Figure 35. Bootstrapped Application Circuit for  $V_{OUT} > 5.5 \text{ V}$ 

Pov. A | Page 24 of 32

### Low Input and High Output Boost Converter

Figure 36 shows a typical application boost converter circuit that operates at a switching frequency of 200 kHz with  $V_{\rm IN}$  = 5 V and  $V_{\rm OUT}$  = 30 V with a 1 A load. The duty cycle for this circuit is about 83%. A higher switching frequency can be selected, but the switching power loss in the MOSFET increases and a bigger MOSFET is needed. For switch-node voltages greater than 30 V, a sense resistor,  $R_{\rm CS}$ , is needed because the absolute maximum voltage at CS is 33 V.

### High Input Voltage Boost Converter Circuit

Input voltages higher than 5.5 V are possible with the addition of a resistor and an NPN transistor, as shown in Figure 37, or just

with a single resistor, as shown in Figure 38. When there is a wide input voltage range, it is sometimes desirable to use the pass NPN transistor, as shown in Figure 37. If the input voltage range is narrow, a single resistor connecting to the IN and PIN pins is sufficient, as shown in Figure 38. In Figure 37, Resistor R3 limits the current going into IN, and there is power loss in this resistor. The voltages at IN and PIN are both clamped to about 5.5 V, which can rise to as high as 5.9 V when the shunt current is 30 mA. Refer to Figure 9 for the I-V characteristics of the shunt regulators. Ensure that Resistor R3 is physically large enough to handle the power dissipation. For switch-node voltages higher than 30 V, a current-sense resistor is needed and the CS pin senses the voltage across the sense resistor.



V<sub>IN</sub> = 5V

Figure 37. High Input Voltage and High Output Voltage Converter



Figure 38. High Input Voltage and High Output Voltage Converter

Pay A | Page 26 of 32

### **SEPIC CONVERTER CIRCUIT**

A single-ended primary inductance converter (SEPIC) topology is shown in Figure 39. This topology is useful for an unregulated input voltage, where the regulated output voltage falls within the input voltage range.

The input and output are dc-isolated by a coupling capacitor, C5. L1 and L2 are coupled inductors with a 1:1 turn ratio, which saves space on the PCB. In steady state, the average voltage across C5 is the input voltage. When the MOSFET turns on and the diode turns off, the input voltage provides energy to L1, and C5 provides energy to L2. The output capacitor, COUT, supplies the

load current during this time. When the MOSFET turns off and the diode turns on, the energy in L1 and L2 is released to charge the output capacitor, C<sub>OUT</sub>, and the coupling capacitor, C5, as well as to supply current to the load.

### LOW VOLTAGE POWER-INPUT CIRCUIT

The ADP1621 can be configured to run from a low voltage (as low as 1 V) power input. The power source generally needs to have a high current capability, such as a fuel cell. Figure 40 illustrates such an application, where the voltage of the power input is 1 V and the voltage of the chip supply to the IN and PIN pins is provided by an auxiliary low power source.



Figure 40. Low Voltage Power-Input Application Circuit

### LED DRIVER APPLICATION CIRCUITS

The ADP1621 can be used as an LED driver. Two LED application circuits are shown in Figure 41 and Figure 42, where each circuit is driving 20 white LEDs in series. Each white LED has a typical current of 150 mA at a typical forward voltage of 4.0 V, with a maximum voltage of 4.5 V over the temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C.

Two methods for dimming the brightness of the LEDs are shown in Figure 41 and Figure 42. In Figure 41, a PWM signal is fed to the SDSN pin to turn the ADP1621 controller on and off. As a result, the LED current is turned on and off, and the average LED current is dependent on the PWM duty cycle. The advantage of this method is that no current flows through the LEDs during the PWM off cycle. In addition, when the ADP1621 is on, the forward current through the LEDs is constant, which guarantees constant color emission across the entire dimming range. Because the soft start period is fixed at 2048 oscillator cycles, the PWM frequency range is limited.

As shown in Figure 41, because the natural switching frequency chosen is 400 kHz, the useful PWM frequency range is 90 Hz to 195 Hz. However, when driving fewer LEDs, the ADP1621 can be set to run at a faster frequency, increasing the maximum PWM frequency. The PWM duty cycle can be between 5% and 95%. A higher PWM duty cycle produces a higher average LED current.

Another method for driving the LEDs is shown in Figure 42, where the PWM signal is filtered by an RC low-pass filter and is fed to the FB node. The effective FB voltage at the bottom of the LED string is modulated in an analog manner by the PWM duty cycle. Thus, the average current through the LEDs is modulated accordingly. Unlike the case depicted in Figure 41, a higher duty cycle produces a lower average LED current using the filtered PWM scheme in Figure 42. The advantage of this circuit is that the PWM frequency can be in the range between 90 Hz and 100 kHz, and the duty cycle can be between 5% and 95%. The disadvantage of this method is that the forward current through the LEDs is directly modified to control the brightness of the LEDs. Because the wavelength of the light emitted from an LED is a weak function of its forward current, perfect color purity across the entire dimming range cannot be guaranteed.

If PCB space is a constraint, smaller inductors can be selected for the circuits shown in Figure 41 and Figure 42. For example, a 4.7  $\mu$ H inductor can be used, and a 200 kHz switching frequency can be selected. However, with this small inductor, the system operates in DCM, which is slightly less efficient than operating in CCM.



Figure 41. 20-Series LED Driver with PWM at SDSN



Figure 42. 20-Series LED Driver with Filtered PWM

Day A | Dags 20 of 22

# **RELATED PARTS**

### Table 6.

| Part Number | Description                         | Comments                                                                                                      |
|-------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------|
| ADP1610     | Current-mode PWM step-up controller | Maximum output = 12 V; PWM frequency = 700 kHz or 1.2 MHz; integrated 1.2 A, 0.2 $\Omega$ MOSFET power switch |
| ADP1611     | Current-mode PWM step-up controller | Maximum output = 20 V; PWM frequency = 700 kHz or 1.2 MHz; integrated 1.2 A, 0.2 $\Omega$ MOSFET power switch |

# **OUTLINE DIMENSIONS**



### COMPLIANT TO JEDEC STANDARDS MO-187-BA

Figure 43. 10-Lead Mini Small Outline Package [MSOP] (RM-10) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model                       | Temperature Range | Package Description                       | Package<br>Option | Ordering<br>Quantity | Branding |
|-----------------------------|-------------------|-------------------------------------------|-------------------|----------------------|----------|
| ADP1621ARMZ <sup>1</sup>    | -40°C to +125°C   | 10-Lead Mini Small Outline Package [MSOP] | RM-10             | 50                   | L3M      |
| ADP1621ARMZ-R7 <sup>1</sup> | -40°C to +125°C   | 10-Lead Mini Small Outline Package [MSOP] | RM-10             | 1,000                | L3M      |
| ADP1621-EVAL                |                   | Evaluation Board                          |                   | 1                    |          |

 $<sup>^{1}</sup>$  Z = Pb-free part.

**NOTES** 

