



**ADS7842** 

For most current data sheet and other product information, visit www.burr-brown.com

# 12-Bit, 4-Channel Parallel Output Sampling ANALOG-TO-DIGITAL CONVERTER

## **FEATURES**

- SINGLE SUPPLY: 2.7V to 5V
- 4-CHANNEL INPUT MULTIPLEXER
- UP TO 200kHz SAMPLING RATE
- FULL 12-BIT PARALLEL INTERFACE
- ±1 LSB INL AND DNL
- GUARANTEED NO MISSING CODES
- 72dB SINAD
- LOW POWER: 2mW
- SSOP-28 PACKAGE

# **APPLICATIONS**

- DATA ACQUISITION
- TEST AND MEASUREMENT
- INDUSTRIAL PROCESS CONTROL
- MEDICAL INSTRUMENTS
- LABORATORY EQUIPMENT

## **DESCRIPTION**

The ADS7842 is a complete, 4-channel, 12-bit analog-to-digital converter (ADC). It contains a 12-bit, capacitor-based, SAR A/D with a sample-and-hold amplifier, interface for microprocessor use and parallel, three-state output drivers. The ADS7842 is specified at a 200kHz sampling rate while dissipating only 2mW of power. The reference voltage can be varied from 100mV to  $V_{\rm CC}$  with a corresponding LSB resolution from 24 $\mu$ V to 1.22mV. The ADS7842 is guaranteed down to 2.7V operation.

Low power, high speed and an on-board multiplexer make the ADS7842 ideal for battery-operated systems such as portable, multi-channel dataloggers and measurement equipment. The ADS7842 is available in a SSOP-28 package and is guaranteed over the -40°C to +85°C temperature range.





# **SPECIFICATIONS: +5V**

At  $T_A = -40^{\circ}\text{C}$  to +85°C, +V<sub>CC</sub> = +5V, V<sub>REF</sub> = +5V, f<sub>SAMPLE</sub> = 200kHz, and f<sub>CLK</sub> = 16 • f<sub>SAMPLE</sub> = 3.2MHz, unless otherwise noted.

|                                                                                                                                                                         |                                                                                                                  | ADS7842E                |                                 |                              | ADS7842E | В                    |                               |                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------------|------------------------------|----------|----------------------|-------------------------------|-----------------------------------------------------|
| PARAMETER                                                                                                                                                               | CONDITIONS                                                                                                       | MIN                     | TYP                             | MAX                          | MIN      | TYP                  | MAX                           | UNITS                                               |
| RESOLUTION                                                                                                                                                              |                                                                                                                  |                         |                                 | 12                           |          |                      | *                             | Bits                                                |
| ANALOG INPUT Full-Scale Input Span Capacitance Leakage Current                                                                                                          |                                                                                                                  | 0                       | 25<br>±1                        | V <sub>REF</sub>             | *        | *                    | *                             | V<br>pF<br>μA                                       |
| SYSTEM PERFORMANCE No Missing Codes Integral Linearity Error Differential Linearity Error Offset Error Offset Error Match Gain Error Match Noise Power Supply Rejection |                                                                                                                  | 12                      | ±0.8<br>0.15<br>0.1<br>30<br>70 | ±2<br>±3<br>1.0<br>±4<br>1.0 | *        | ±0.5<br>*<br>*<br>*  | ±1<br>±1<br>*<br>*<br>±3<br>* | Bits LSB(1) LSB |
| SAMPLING DYNAMICS Conversion Time Acquisition Time Throughput Rate Multiplexer Settling Time Aperture Delay Aperture Jitter                                             |                                                                                                                  | 3                       | 500<br>30<br>100                | 12<br>200                    | *        | * *                  | *                             | Clk Cycles<br>Clk Cycles<br>kHz<br>ns<br>ns         |
| DYNAMIC CHARACTERISTICS Total Harmonic Distortion <sup>(2)</sup> Signal-to-(Noise + Distortion) Spurious Free Dynamic Range Channel-to-Channel Isolation                | $V_{IN}$ = 5Vp-p at 10kHz<br>$V_{IN}$ = 5Vp-p at 10kHz<br>$V_{IN}$ = 5Vp-p at 10kHz<br>$V_{IN}$ = 5Vp-p at 50kHz | 68<br>72                | –78<br>71<br>79<br>120          | -72                          | 70<br>76 | -80<br>72<br>81<br>* | -76                           | dB<br>dB<br>dB<br>dB                                |
| REFERENCE INPUT Range Resistance Input Current                                                                                                                          | DCLK Static  f <sub>SAMPLE</sub> = 12.5kHz DCLK Static                                                           | 0.1                     | 5<br>40<br>2.5<br>0.001         | +V <sub>cc</sub> 100         | *        | *<br>*<br>*          | * *                           | V<br>GΩ<br>μΑ<br>μΑ<br>μΑ                           |
| DIGITAL INPUT/OUTPUT Logic Family Logic Levels V <sub>IH</sub> V <sub>IL</sub> V <sub>OH</sub> V <sub>OL</sub> Data Format External Clock                               | I <sub>IH</sub>   ≤ +5μΑ<br>  I <sub>IL</sub>   ≤ +5μΑ<br>Ι <sub>ΟΗ</sub> = −250μΑ<br>Ι <sub>ΟL</sub> = 250μΑ    | 3.0<br>-0.3<br>3.5<br>S | CMOS<br>traight Bina            | 5.5<br>+0.8<br>0.4<br>ry     | * * *    | *                    | * * *                         | V<br>V<br>V<br>V                                    |
| POWER SUPPLY REQUIREMENTS +V <sub>CC</sub> Quiescent Current  Power Dissipation                                                                                         | Specified Performance $f_{SAMPLE} = 12.5 kHz$ Power-Down Mode <sup>(3)</sup> , $\overline{CS} = +V_{CC}$         | 4.75                    | 550<br>300                      | 5.25<br>900<br>3<br>4.5      | *        | *                    | * * *                         | V<br>μΑ<br>μΑ<br>μΑ<br>mW                           |
| TEMPERATURE RANGE Specified Performance                                                                                                                                 |                                                                                                                  | -40                     |                                 | +85                          | *        |                      | *                             | °C                                                  |

<sup>\*</sup> Same specifications as ADS7842E.

NOTE: (1) LSB means Least Significant Bit. With  $V_{REF}$  equal to +5.0V, one LSB is 1.22mV. (2) First five harmonics of the test frequency. (3) Power-down mode at end of conversion when  $\overline{WR}$ ,  $\overline{CS}$ , and  $\overline{BUSY}$  conditions have all been met. Refer to Table III of this data sheet.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

# **SPECIFICATION: +2.7V**

At  $T_A = -40^{\circ}C$  to +85°C, +V<sub>CC</sub> = +2.7V, V<sub>REF</sub> = +2.5V, f<sub>SAMPLE</sub> = 125kHz, and f<sub>CLK</sub> = 16 • f<sub>SAMPLE</sub> = 2MHz, unless otherwise noted.

|                                                                                                                                                                                    | ADS7842E                                                                                                                                                                            |                                                                 |                                 |                               | ADS7842EI | В                    |                               |                                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------|-------------------------------|-----------|----------------------|-------------------------------|---------------------------------------------|
| PARAMETER                                                                                                                                                                          | CONDITIONS                                                                                                                                                                          | MIN                                                             | TYP                             | MAX                           | MIN       | TYP                  | MAX                           | UNITS                                       |
| RESOLUTION                                                                                                                                                                         |                                                                                                                                                                                     |                                                                 |                                 | 12                            |           |                      | *                             | Bits                                        |
| ANALOG INPUT Full-Scale Input Span Capacitance Leakage Current                                                                                                                     |                                                                                                                                                                                     | 0                                                               | 25<br>±1                        | V <sub>REF</sub>              | *         | *                    | *                             | V<br>pF<br>μA                               |
| SYSTEM PERFORMANCE No Missing Codes Integral Linearity Error Differential Linearity Error Offset Error Offset Error Match Gain Error Gain Error Match Noise Power Supply Rejection |                                                                                                                                                                                     | 12                                                              | ±0.8<br>0.15<br>0.1<br>30<br>70 | ±2<br>±5<br>1.0<br>±4<br>1.0  | *         | ±0.5  *  *  *  *     | ±1<br>±1<br>*<br>*<br>±3<br>* | Bits LSB(1) LSB LSB LSB LSB LSB LSB LSB LSB |
| SAMPLING DYNAMICS Conversion Time Acquisition Time Throughput Rate Multiplexer Settling Time Aperture Delay Aperture Jitter                                                        |                                                                                                                                                                                     | 3                                                               | 500<br>30<br>100                | 12<br>125                     | *         | * *                  | *                             | Clk Cycles<br>Clk Cycles<br>kHz<br>ns<br>ns |
| DYNAMIC CHARACTERISTICS Total Harmonic Distortion <sup>(2)</sup> Signal-to-(Noise + Distortion) Spurious Free Dynamic Range Channel-to-Channel Isolation                           | $V_{IN} = 2.5 \text{Vp-p at } 10 \text{kHz}$ $V_{IN} = 2.5 \text{Vp-p at } 10 \text{kHz}$ $V_{IN} = 2.5 \text{Vp-p at } 10 \text{kHz}$ $V_{IN} = 2.5 \text{Vp-p at } 50 \text{kHz}$ | 68<br>72                                                        | -77<br>71<br>78<br>100          | -70                           | 70<br>76  | -79<br>72<br>80<br>* | -74                           | dB<br>dB<br>dB<br>dB                        |
| REFERENCE INPUT Range Resistance Input Current                                                                                                                                     | DCLK Static  f <sub>SAMPLE</sub> = 12.5kHz DCLK Static                                                                                                                              | 0.1                                                             | 5<br>13<br>2.5<br>0.001         | +V <sub>CC</sub> 40           | *         | *<br>*<br>*          | * *                           | V<br>GΩ<br>μΑ<br>μΑ<br>μΑ                   |
| DIGITAL INPUT/OUTPUT Logic Family Logic Levels V <sub>IH</sub> V <sub>IL</sub> V <sub>OH</sub> V <sub>OL</sub> Data Format External Clock                                          | I <sub>IH</sub>   ≤ +5μΑ<br>  I <sub>IL</sub>   ≤ +5μΑ<br>Ι <sub>ΟΗ</sub> = −250μΑ<br>Ι <sub>ΟL</sub> = 250μΑ                                                                       | +V <sub>CC</sub> • 0.7<br>-0.3<br>+V <sub>CC</sub> • 0.8<br>0.2 | CMOS<br>traight Bina            | 5.5<br>+0.8<br>0.4<br>ry<br>8 | * * *     | *                    | * * *                         | V<br>V<br>V<br>MHz                          |
| POWER SUPPLY REQUIREMENTS +V <sub>CC</sub> Quiescent Current  Power Dissipation                                                                                                    | Specified Performance $f_{SAMPLE} = 12.5 kHz$ Power-Down Mode <sup>(3)</sup> , $\underline{CS} = +V_{CC}$                                                                           | 2.7                                                             | 280<br>220                      | 3.6<br>650<br>3<br>1.8        | *         | *                    | * * * * *                     | V<br>μΑ<br>μΑ<br>μΑ<br>mW                   |
| TEMPERATURE RANGE Specified Performance                                                                                                                                            |                                                                                                                                                                                     | -40                                                             |                                 | +85                           | *         |                      | *                             | °C                                          |

<sup>\*</sup> Same specifications as ADS7842E.

NOTE: (1) LSB means Least Significant Bit. With  $V_{REF}$  equal to +2.5V, one LSB is 610mV. (2) First five harmonics of the test frequency. (3) Power-down mode at end of conversion when  $\overline{WR}$ ,  $\overline{CS}$ , and  $\overline{BUSY}$  conditions have all been met. Refer to Table III of this data sheet.

## **PIN CONFIGURATION**

## **ABSOLUTE MAXIMUM RATINGS(1)**

| +V <sub>CC</sub> to GND           | 0.3V to +6V    |
|-----------------------------------|----------------|
| Analog Inputs to GND              |                |
| Digital Inputs to GND             | 0.3V to +6V    |
| Power Dissipation                 | 250mW          |
| Maximum Junction Temperature      | +150°C         |
| Operating Temperature Range       | 40°C to +85°C  |
| Storage Temperature Range         | 65°C to +150°C |
| Lead Temperature (soldering, 10s) | +300°C         |

NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **PIN DESCRIPTIONS**

|        | -301111          |                                                                                                                                                                                                                      |  |  |  |  |
|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| PIN    | NAME             | DESCRIPTION                                                                                                                                                                                                          |  |  |  |  |
| 1      | AIN0             | Analog Input Channel 0                                                                                                                                                                                               |  |  |  |  |
| 2      | AIN1             | Analog Input Channel 1                                                                                                                                                                                               |  |  |  |  |
| 3      | AIN2             | Analog Input Channel 2                                                                                                                                                                                               |  |  |  |  |
| 4      | AIN3             | Analog Input Channel 3                                                                                                                                                                                               |  |  |  |  |
| 5      | V <sub>REF</sub> | Voltage Reference Input. See Specifications Tables for ranges.                                                                                                                                                       |  |  |  |  |
| 6      | AGND             | Analog Ground                                                                                                                                                                                                        |  |  |  |  |
| 7      | DB11             | Data Bit 11 (MSB)                                                                                                                                                                                                    |  |  |  |  |
| 8      | DB10             | Data Bit 10                                                                                                                                                                                                          |  |  |  |  |
| 9      | DB9              | Data Bit 9                                                                                                                                                                                                           |  |  |  |  |
| 10     | DB8              | Data Bit 8                                                                                                                                                                                                           |  |  |  |  |
| 11     | DB7              | Data Bit 7                                                                                                                                                                                                           |  |  |  |  |
| 12     | DB6              | Data Bit 6                                                                                                                                                                                                           |  |  |  |  |
| 13     | DB5              | Data Bit 5                                                                                                                                                                                                           |  |  |  |  |
| 14     | DGND             | Digital Ground                                                                                                                                                                                                       |  |  |  |  |
| 15     | DB4              | Data Bit 4                                                                                                                                                                                                           |  |  |  |  |
| 16     | DB3              | Data Bit 3                                                                                                                                                                                                           |  |  |  |  |
| 17     | DB2              | Data Bit 2                                                                                                                                                                                                           |  |  |  |  |
| 18     | DB1              | Data Bit 1                                                                                                                                                                                                           |  |  |  |  |
| 19     | DB0              | Data Bit 0 (LSB)                                                                                                                                                                                                     |  |  |  |  |
| 20     | RD               | Read Input. Active LOW. Reads the data outputs in combination with $\overline{\text{CS}}.$                                                                                                                           |  |  |  |  |
| 21     | <u>cs</u>        | Chip Select Input. Active LOW. The combination of<br>\overline{\overline{CS}} taken LOW and \overline{WR} taken LOW initiates a new conversion and places the outputs in the tri-state mode.                         |  |  |  |  |
| 22     | WR               | Write Input. Active LOW. Starts a new conversion and selects an analog channel via address inputs A0 and A1, in combination with CS.                                                                                 |  |  |  |  |
| 23     | BUSY             | BUSY goes LOW and stays LOW during a conversion. BUSY rises when a conversion is complete and enables the parallel outputs.                                                                                          |  |  |  |  |
| 24     | CLK              | External Clock Input. The clock speed determines the conversion rate by the equation $f_{CLK} = 16 \cdot f_{SAMPLE}$ .                                                                                               |  |  |  |  |
| 25, 26 | A0, A1           | Address Inputs. Selects one of four analog input channels in combination with $\overline{CS}$ and $\overline{WR}$ . The address inputs are latched on the rising edge of either $\overline{RD}$ or $\overline{WR}$ . |  |  |  |  |
|        |                  | A0 A1 Channel Selected                                                                                                                                                                                               |  |  |  |  |
|        |                  | 0 0 AIN0                                                                                                                                                                                                             |  |  |  |  |
|        |                  | 0 1 AIN1                                                                                                                                                                                                             |  |  |  |  |
|        |                  | 1 0 AIN2                                                                                                                                                                                                             |  |  |  |  |
|        |                  | 1 1 AIN3                                                                                                                                                                                                             |  |  |  |  |
| 27     | $V_{DIG}$        | Digital Supply Input. Nominally +5V.                                                                                                                                                                                 |  |  |  |  |
| 28     | V <sub>ANA</sub> | Analog Supply Input. Nominally +5V.                                                                                                                                                                                  |  |  |  |  |

## **PACKAGE/ORDERING INFORMATION**

| PRODUCT   | MINIMUM<br>RELATIVE<br>ACCURACY<br>(LSB) | SINAD<br>(dB) | SPECIFICATION<br>TEMPERATURE<br>RANGE | PACKAGE | PACKAGE<br>DRAWING<br>NUMBER | ORDERING<br>NUMBER <sup>(1)</sup> | TRANSPORT<br>MEDIA |
|-----------|------------------------------------------|---------------|---------------------------------------|---------|------------------------------|-----------------------------------|--------------------|
| ADS7842E  | <u>+2</u>                                | 68            | -40°C to +85°C                        | SSOP-28 | 324                          | ADS7842E                          | Rails              |
| "         | "                                        | "             | "                                     | "       | "                            | ADS7842E/1K                       | Tape and Reel      |
| ADS7842EB | ±1                                       | 70            | -40°C to +85°C                        | SSOP-28 | 324                          | ADS7842EB                         | Rails              |
| "         | "                                        | "             | "                                     | "       | "                            | ADS7842EB/1K                      | Tape and Reel      |

# TYPICAL PERFORMANCE CURVES: +5V

At  $T_A$  = +25°C, +V<sub>CC</sub> = +5V, V<sub>REF</sub> = +5V,  $f_{SAMPLE}$  = 200kHz, and  $f_{CLK}$  = 16 •  $f_{SAMPLE}$  = 3.2MHz, unless otherwise noted.













# **TYPICAL PERFORMANCE CURVES: +2.7V**

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +2.7V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 125kHz$ , and  $f_{CLK} = 16 \bullet f_{SAMPLE} = 2MHz$ , unless otherwise noted.













# TYPICAL PERFORMANCE CURVES: +2.7V (Cont.)

At  $T_A$  = +25°C, +V<sub>CC</sub> = +2.7V, V<sub>REF</sub> = +2.5V,  $f_{SAMPLE}$  = 125kHz, and  $f_{CLK}$  = 16 •  $f_{SAMPLE}$  = 2MHz, unless otherwise noted.













# TYPICAL PERFORMANCE CURVES: +2.7V (Cont.)

At  $T_A = +25^{\circ}C$ ,  $+V_{CC} = +2.7V$ ,  $V_{REF} = +2.5V$ ,  $f_{SAMPLE} = 125kHz$ , and  $f_{CLK} = 16 \bullet f_{SAMPLE} = 2MHz$ , unless otherwise noted.









## THEORY OF OPERATION

The ADS7842 is a classic successive approximation register (SAR) analog-to-digital (A/D) converter. The architecture is based on capacitive redistribution which inherently includes a sample/hold function. The converter is fabricated on a 0.6µm CMOS process.

The basic operation of the ADS7842 is shown in Figure 1. The device requires an external reference and an external clock. It operates from a single supply of 2.7V to 5.25V. The external reference can be any voltage between 100mV and  $+V_{CC}$ . The value of the reference voltage directly sets the input range of the converter. The average reference input current depends on the conversion rate of the ADS7842.

### **ANALOG INPUTS**

The ADS7842 features four, single-ended inputs. The input current into each analog input depends on input voltage and sampling rate. Essentially, the current into the device must charge the internal hold capacitor during the sample period. After this capacitance has fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance to a 12-bit settling level

within the same period, which can be as little as 350ns in some operating modes. While the converter is in the hold mode, or after the sampling capacitor has been fully charged, the input impedance of the analog input is greater than  $1G\Omega$ .

## **EXTERNAL CLOCK**

The ADS7842 requires an external clock to run the conversion process. This clock can vary between 200kHz (12.5kHz throughput) and 3.2MHz (200kHz throughput). The duty cycle of the clock is unimportant as long as the minimum HIGH and LOW times are at least 150ns and the clock period is at least 300ns. The minimum clock frequency is set by the leakage on the capacitors internal to the ADS7842.

# **BASIC OPERATION**

Figure 1 shows the simple circuit required to operate the ADS7842 with Channel 0 selected. A conversion can be initiated by bringing the WR pin (pin 22) LOW for a minimum of 25ns. BUSY (pin 23) will output a LOW during the conversion process and rises only after the conversion is complete. The 12 bits of output data will be valid on pins 7-13 and 15-19 following the rising edge of BUSY.



FIGURE 1. Basic Operation of the ADS7842.

## STARTING A CONVERSION

A conversion is initiated on the falling edge of the  $\overline{WR}$  input, with valid signals on A0, A1, and  $\overline{CS}$ . The ADS7842 will enter the conversion mode on the first rising edge of the external clock following the WR pin going LOW. The ADS7842 will start the conversion on the 1st clock cycle. The MSB will be approximated by the Capacitive Digital-to-Analog Converter (CDAC) on the 1st clock cycle, the 2nd MSB on the 2nd cycle, and so on until the LSB has been decided on the 12th clock cycle. The BUSY output will go LOW 20ns after the falling edge of the  $\overline{WR}$  pin. The  $\overline{BUSY}$ output will return HIGH just after the ADS7842 has finished a conversion and the data will be valid on pins 7 - 13, 15 - 19. The rising edge of BUSY can be used to latch the data. It is recommended that the data be read immediately after each conversion. The switching noise of the asynchronous data transfer can cause digital feedthrough degrading the converter's performance. See Figure 2.

#### **READING DATA**

Data from the ADS7842 will appear at pins 7 - 13 and 15 - 19. The MSB will output on pin 7 while the LSB will output on pin 19. The outputs are coded in Straight Binary (with 0V =  $000_H$  and  $V_{REF} = FFF_H$ , see Table IV). Following a conversion, the  $\overline{BUSY}$  pin will go HIGH. After  $\overline{BUSY}$  goes HIGH, the  $\overline{CS}$  and  $\overline{RD}$  pins may be brought LOW to enable the 12-bit output bus.  $\overline{CS}$  and  $\overline{RD}$  must be held LOW for at least 25ns seconds following  $\overline{BUSY}$  HIGH. Data will be valid 25ns seconds after the falling edge of both  $\overline{CS}$  and  $\overline{RD}$ . The output data will remain valid for 25ns seconds following the rising edge of both  $\overline{CS}$  and  $\overline{RD}$ . See Figure 4 for the read cycle timing diagram.

#### **POWER-DOWN MODE**

The ADS7842 incorporates a unique method of placing the A/D in the power-down mode. Rather than adding an extra pin to the package, the A0 address pin is used in conjunction with the  $\overline{RD}$  pin to place the device in power-down mode and also to 'wake-up' the A/D following power-down. In this shutdown mode, all analog and digital circuitry is turned off. The simplest way to place the ADS7842 in power-down mode is immediately following a conversion. After a conversion has been completed and the BUSY output has returned HIGH, CS and RD must be brought LOW for minimum of 25ns. While keeping  $\overline{\text{CS}}$  LOW,  $\overline{\text{RD}}$  is brought HIGH and the ADS7842 enters the power-down mode provided the A0 pin is HIGH (see Figure 5 and Table III). In order to 'wake-up' the device following power-down, A0 must be LOW when RD switches from LOW to HIGH a second time (see Figure 6).

The typical supply current of the ADS7842 with a 5V supply and 200kHz sampling rate is  $550\mu A$ . In the power-down mode the current is typically reduced to  $3\mu A$ .

| DESCRIPTION             | MIN                                                                                                                                                                                                                                                                                                              | TYP             | MAX             | UNITS           |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|
| Conversion Time         |                                                                                                                                                                                                                                                                                                                  |                 | 3.5             | μs              |
| Acquisition Time        |                                                                                                                                                                                                                                                                                                                  |                 | 1.5             | μs              |
| Clock Period            | 300                                                                                                                                                                                                                                                                                                              |                 |                 | ns              |
| Clock LOW               | 150                                                                                                                                                                                                                                                                                                              |                 |                 | ns              |
| Clock HIGH              | 150                                                                                                                                                                                                                                                                                                              |                 |                 | ns              |
| CS to WR/RD Setup Time  | 0                                                                                                                                                                                                                                                                                                                |                 |                 | ns              |
| Address to CS Hold Time | 0                                                                                                                                                                                                                                                                                                                |                 |                 | ns              |
| CS LOW                  | 25                                                                                                                                                                                                                                                                                                               |                 |                 | ns              |
| CLK to WR Setup Time    | 25                                                                                                                                                                                                                                                                                                               |                 |                 | ns              |
| CS to BUSY LOW          |                                                                                                                                                                                                                                                                                                                  |                 | 20              | ns              |
| CLK to WR LOW           | 5                                                                                                                                                                                                                                                                                                                |                 |                 | ns              |
| CLK to WR HIGH          | 25                                                                                                                                                                                                                                                                                                               |                 |                 | ns              |
| WR to CLK LOW           | 25                                                                                                                                                                                                                                                                                                               |                 |                 | ns              |
| Address Hold Time       | 5                                                                                                                                                                                                                                                                                                                |                 |                 | ns              |
| Address Setup Time      | 5                                                                                                                                                                                                                                                                                                                |                 |                 | ns              |
| BUSY to RD Delay        | 0                                                                                                                                                                                                                                                                                                                |                 |                 | ns              |
| CLK LOW to BUSY HIGH    | 10                                                                                                                                                                                                                                                                                                               |                 |                 | ns              |
| BUS Access              | 25                                                                                                                                                                                                                                                                                                               |                 |                 | ns              |
| BUS Relinquish          | 25                                                                                                                                                                                                                                                                                                               |                 |                 | ns              |
| Address to RD HIGH      | 2                                                                                                                                                                                                                                                                                                                |                 |                 | ns              |
| Address Hold Time       | 2                                                                                                                                                                                                                                                                                                                |                 |                 | ns              |
| RD HIGH to CLK LOW      | 50                                                                                                                                                                                                                                                                                                               |                 |                 | ns              |
|                         | Conversion Time Acquisition Time Clock Period Clock LOW Clock HIGH CS to WR/RD Setup Time Address to CS Hold Time CS LOW CLK to WR Setup Time CS to BUSY LOW CLK to WR HIGH WR to CLK LOW Address Hold Time Address Setup Time BUSY to RD Delay CLK LOW to BUSY HIGH BUS Access BUS Relinquish Address Hold Time | Conversion Time | Conversion Time | Conversion Time |

TABLE I. Timing Specifications (+V $_{CC}$  = +2.7V to 3.6V,  $T_A$  = -40°C to +85°C,  $C_{LOAD}$  = 50pF).

| SYMBOL            | DESCRIPTION             | MIN | TYP | MAX | UNITS |
|-------------------|-------------------------|-----|-----|-----|-------|
| t <sub>CONV</sub> | Conversion Time         |     |     | 3.5 | μs    |
| t <sub>ACQ</sub>  | Acquisition Time        |     |     | 1.5 | μs    |
| t <sub>CKP</sub>  | Clock Period            | 300 |     |     | ns    |
| t <sub>CKL</sub>  | Clock LOW               | 150 |     |     | ns    |
| t <sub>CKH</sub>  | Clock HIGH              | 150 |     |     | ns    |
| t <sub>1</sub>    | CS to WR/RD Setup Time  | 0   |     |     | ns    |
| t <sub>2</sub>    | Address to CS Hold Time | 0   |     |     | ns    |
| t <sub>3</sub>    | CS LOW                  | 25  |     |     | ns    |
| t <sub>4</sub>    | CLK to WR Setup Time    | 25  |     |     | ns    |
| t <sub>5</sub>    | CS to BUSY LOW          |     |     | 20  | ns    |
| t <sub>6</sub>    | CLK to WR LOW           | 5   |     |     | ns    |
| t <sub>7</sub>    | CLK to WR HIGH          | 25  |     |     | ns    |
| t <sub>8</sub>    | WR to CLK LOW           | 25  |     |     | ns    |
| t <sub>9</sub>    | Address Hold Time       | 5   |     |     | ns    |
| t <sub>10</sub>   | Address Setup Time      | 5   |     |     | ns    |
| t <sub>11</sub>   | BUSY to RD Delay        | 0   |     |     | ns    |
| t <sub>12</sub>   | CLK LOW to BUSY HIGH    | 10  |     |     | ns    |
| t <sub>13</sub>   | BUS Access              | 25  |     |     | ns    |
| t <sub>14</sub>   | BUS Relinquish          | 25  |     |     | ns    |
| t <sub>15</sub>   | Address to RD HIGH      | 2   |     |     | ns    |
| t <sub>16</sub>   | Address Hold Time       | 2   |     |     | ns    |
| t <sub>17</sub>   | RD HIGH to CLK LOW      | 50  |     |     | ns    |

TABLE II. Timing Specifications (+V<sub>CC</sub> = +4.75V to +5.25V,  $T_A = -40$ °C to +85°C,  $C_{LOAD} = 50$ pF).

| CS           | RD         | WR | BUSY | A0 | A1 | COMMENTS        |  |  |  |
|--------------|------------|----|------|----|----|-----------------|--|--|--|
| 0            | <b>J</b>   | Х  | 1    | 1  | Х  | Power Down Mode |  |  |  |
| 0            | <b>.</b> F | Х  | 1    | 0  | Х  | Wake Up Mode    |  |  |  |
| - <b>√</b> m |            |    |      |    |    |                 |  |  |  |

TABLE III. Truth Table for Power Down and Wake Up Modes.

|                             |              | DIGITAL OUTPUT<br>STRAIGHT BINARY |          |  |
|-----------------------------|--------------|-----------------------------------|----------|--|
| DESCRIPTION                 | ANALOG INPUT | BINARY CODE                       | HEX CODE |  |
| Least Significant Bit (LSB) | 1.2207mV     |                                   |          |  |
| Full Scale                  | 4.99878V     | 1111 1111 1111                    | FFF      |  |
| Midscale                    | 2.5V         | 1000 0000 0000                    | 800      |  |
| Midscale -1LSB              | 2.49878V     | 0111 1111 1111                    | 7FF      |  |
| Zero Full Scale             | 0V           | 0000 0000 0000                    | 000      |  |

Table IV. Ideal Input Voltages and Output Codes ( $V_{\text{REF}} = 5V$ ).



FIGURE 2. Normal Operation, 16 Clocks per Conversion.



FIGURE 3. Initiating a Conversion.



FIGURE 4. Read Timing Following a Conversion.



FIGURE 5. Entering Power-Down Using  $\overline{RD}$  and A0.



FIGURE 6. Initiating Wake-Up Using RD and A0.

#### REFERENCE INPUT

The external reference sets the analog input range. The ADS7842 will operate with a reference in the range of 100 mV to  $+\text{V}_{\text{CC}}$ .

There are several critical items concerning the reference input and its wide voltage range. As the reference voltage is reduced, the analog voltage weight of each digital output code is also reduced. This is often referred to as the LSB (least significant bit) size and is equal to the reference voltage divided by 4096. Any offset or gain error inherent in the A/D converter will appear to increase, in terms of LSB size, as the reference voltage is reduced. For example, if the offset of a given converter is 2 LSBs with a 2.5V reference, then it will typically be 10 LSBs with a 0.5V reference. In each case, the actual offset of the device is the same, 1.22mV.

Likewise, the noise or uncertainty of the digitized output will increase with lower LSB size. With a reference voltage of 100mV, the LSB size is 24 $\mu$ V. This level is below the internal noise of the device. As a result, the digital output code will not be stable and vary around a mean value by a number of LSBs. The distribution of output codes will be gaussian and the noise can be reduced by simply averaging consecutive conversion results or applying a digital filter.

With a lower reference voltage, care should be taken to provide a clean layout including adequate bypassing, a clean (low noise, low ripple) power supply, a low-noise reference, and a low-noise input signal. Because the LSB size is lower, the converter will also be more sensitive to nearby digital signals and electromagnetic interference.

The voltage into the  $V_{REF}$  input is not buffered and directly drives the capacitor digital-to-analog converter (CDAC) portion of the ADS7842. Typically, the input current is  $13\mu A$  with a 2.5V reference. This value will vary by microamps depending on the result of the conversion. The reference current diminishes directly with both conversion rate and reference voltage. As the current from the reference is drawn on each bit decision, clocking the converter more quickly during a given conversion period will not reduce overall current drain from the reference.

### **Data Format**

The ADS7842 output data is in Straight Offset Binary format as shown in Table IV. This figure shows the ideal output code for the given input voltage and does not include the effects of offset, gain, or noise.

## LAYOUT

For optimum performance, care should be taken with the physical layout of the ADS7842 circuitry. This is particularly true if the reference voltage is low and/or the conversion rate is high.

The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections, and digital inputs that occur just prior to latching the output of the analog comparator. Thus, during any single conversion for an n-bit SAR converter, there are n "windows" in which large external transient voltages can easily affect the conversion result. Such glitches might originate from switching power supplies, nearby digital logic, and high power devices. The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event. The error can change if the external event changes in time with respect to the DCLK input.

With this in mind, power to the ADS7842 should be clean and well bypassed. A  $0.1\mu F$  ceramic bypass capacitor should be placed as close to the device as possible. In addition, a  $1\mu F$  to  $10\mu F$  capacitor and a  $5\Omega$  or  $10\Omega$  series resistor may be used to lowpass filter a noisy supply.

The reference should be similarly bypassed with a 0.1µF capacitor. Again, a series resistor and large capacitor can be used to lowpass filter the reference voltage. If the reference voltage originates from an op amp, make sure that it can drive the bypass capacitor without oscillation (the series resistor can help in this case). The ADS7842 draws very little current from the reference on average, but it does place larger demands on the reference circuitry over short periods of time (on each rising edge of CLK during a conversion).

The ADS7842 architecture offers no inherent rejection of noise or voltage variation in regards to the reference input. This is of particular concern when the reference input is tied to the power supply. Any noise and ripple from the supply will appear directly in the digital results. While high frequency noise can be filtered out as discussed in the previous paragraph, voltage variation due to line frequency (50Hz or 60Hz) can be difficult to remove.

The GND pin should be connected to a clean ground point. In many cases, this will be the "analog" ground. Avoid connections which are too near the grounding point of a microcontroller or digital signal processor. If needed, run a ground trace directly from the converter to the power supply entry point. The ideal layout will include an analog ground plane dedicated to the converter and associated analog circuitry.