### 急出货 ### Am2965/Am2966 ### Octal Dynamic Memory Drivers with Three-State Outputs Advanced Micro Devices #### DISTINCTIVE CHARACTERISTICS - Controlled rise and fall characteristics Internal resistors provide symmetrical drive to HIGH and LOW states, eliminating need for external series resistor. - Output swings designed to drive 16K and 64K RAMs - VOH guaranteed at VCC -1.15V. Undershoot going LOW guaranteed at less than 0.5V. - Large capacitive drive capability 35mA min source or sink current at 2.0V. Propagation delays specified for 50pF and 500pF loads. - Pin-compatible with 'S240 and 'S244 Non-inverting Am2966 replaces 74S244; inverting Am2965 replaces 74S240. Faster than 'S240/244 under equivalent load. - No-glitch outputs Outputs forced into OFF state during power up and down. No glitch coming out of three-state. #### **GENERAL DESCRIPTION** The Am2965 and Am2966 are designed and specified to drive the capacitive input characteristics of the address and control lines of MOS dynamic RAMs. The unique design of the lower output driver includes a collector resistor to control undershoot on the HIGH-to-LOW transition. The upper output driver pulls up to $V_{\rm CC}$ – 1.15V to be compatible with MOS memory and is designed to have a rise time symmetrical with the lower output's controlled fall time. This allows optimization of Dynamic RAM performance. The Am2965 and Am2966 are pin-compatible with the popular 'S240 and 'S244 with identical 3-state output enable controls. The Am2965 has inverting drivers and the Am2966 has non-inverting drivers. The inclusion of an internal resistor in the lower output driver eliminates the requirement for an external series resistor, therefore reducing package count and the board area required. The internal resistor controls the output fall and undershoot without slowing the output rise. These devices are designed for use with the Am2964 Dynamic Memory Controller where large dynamic memories with highly capacitive input lines require additional buffering. Driving eight address lines or four RAS and four CAS lines with drivers on the same silicon chip also provides a significant performance advantage by minimizing skew between drivers. Each device has specified skew between drivers to improve the memory access worst case timing over the min and max tpD difference of unspecified devices. ### **BLOCK DIAGRAM** BD001180 Am2965 ## CONNECTION DIAGRAM Top View DIPs\* 20 Vcc 1A1 2 19 26 274 3 18 171 1A2 4 17 2A4 273 5 16 172 1A3 6 15 2A3 272 7 14 173 1A4 8 13 2A2 #### Am2965 | Inp | uts | Outputs | |-----|-----|---------| | G A | | Y | | Н | Х | Z | | L | H | L | | L | L | Н | Am2966 | Inp | uts | Outputs | |-----|-----|---------| | Ğ | A | Y | | Н | Х | Z | | L | L | L | | L | н | Н | Plastic Leaded Chip Carrier 05409-001A CD012030 CD001440 ### **METALLIZATION AND PAD LAYOUT** ### Am2965 DIE SIZE 0.094" x 0.060" ### Am2966 Note: Pin 1 is marked for orientation <sup>\*</sup>Also available in 20-Pin Small Outline package for Am2966 only; pinout identical to DIPs. ### LOGIC SYMBOL 05409-002A | Parameter | PD | PLCC | SOIC | Units | |-----------|----|------|------|---------| | θJA | 71 | 72 | 75 | °C/Watt | | θυc | 22 | 18 | 16 | C/VVaii | ### **ORDERING INFORMATION** ### **Standard Products** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number b. Speed Option (if applicable) - c. Package Type d. Temperature Range - e. Optional Processing | Valid Combinations | | | | | | |--------------------|------------|--|--|--|--| | AM2965 JC, PC | | | | | | | AM2966 | JC, PC, SC | | | | | ### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. ### **MILITARY ORDERING INFORMATION APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) is formed by a combination of: a. Device Number - Speed Option (if applicable) b. - C. - Package Type Temperature Range d. - Optional Processing | Valid Com | Valid Combinations | | | | | |------------------|--------------------|--|--|--|--| | AM2965<br>AM2966 | /BRA | | | | | #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations. ### **Group A Tests** Group A tests consists of Subgroups 1, 2, 3, 7, 8, 9, 10, 11 ### **APPLICATION** \*Address and RAS/CAS drivers each drive 22 RAM inputs at each output. Timing skew is minimized by using one device for address lines and one device for RAS/CAS, spreading the CAS loading over four drivers to equalize the capacitive load on each driver. DYNAMIC MEMORY CONTROL WITH ERROR DETECTION AND CORRECTION ### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65°C to +150°C | |---------------------------------------------| | Temperature (Case) Under Bias55°C to +125°C | | Supply Voltage to Ground Potential | | Continous0.5V to +7.0V | | DC Voltage Applied to Outputs For | | High Output State0.5V to VCC Max | | DC input Voltage0.5V to +7.0V | | DC Output Current, Into Outputs200mA | | DC Input Current30mA to +5.0mA | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ### **OPERATING RANGES** | Commercial (C) Devices | | |------------------------|------------------| | Temperature | 0°C to +70°C | | Supply Voltage | +4.75V to +5.25V | | Military (M) Devices | | | Temperature | 55°C to +125°C | | Supply Voltage | +4.5V to +5.5V | Operating ranges define those limits over which the functionality of the device is guaranteed. ### DC CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A Subgroups 1, 2, 3, 7, and 8 are tested unless otherwise noted) | Parameters | Descript | ions | Test Conditions (Note 1) | | Min | Typ<br>(Note 2) | Max | Units | |-----------------|--------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------|-----------------------------|-----------------------|------|-------| | Vон | Output HIGH Vo | itage | V <sub>CC</sub> = MIN<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | V <sub>CC</sub> -0.7V | | Volts | | | Outred LOW Vols | | V <sub>CC</sub> = MIN | I <sub>OL</sub> = 1mA | | | 0.5 | | | V <sub>OL</sub> | Output LOW Volta | iðe | VIN = VIH or VIL | I <sub>OL</sub> = 12mA | | | 0.8 | Volts | | VIH | input HIGH Level | | Guaranteed input logic<br>for all inputs | al HIGH voltage | 2.0 | | | Volts | | V <sub>IL</sub> | Input LOW Level | | Guaranteed input logic<br>for all inputs | al LOW voltage | | | 8.0 | Volts | | V <sub>I</sub> | Input Clamp Volta | ge | V <sub>CC</sub> = MIN, I <sub>IN</sub> = -18n | nA . | | | -1.2 | Volts | | | | | | DATA | | | -200 | | | IIL . | Input LOW Currer | ıt | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4V | 1G, 2G | 1 | | -400 | μΑ | | lн | Input HIGH Current | | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7V | | | | 20 | μΑ | | ł <sub>j</sub> | Input HIGH Curre | nt | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0V | | | | 0.1 | mA | | lozh | Off-State Current | | V <sub>O</sub> = 2.7V | | | | 100 | μА | | lozL | Off-State Current | | V <sub>O</sub> = 0.4V | | | | -200 | μΑ | | loL | Output Sink Curre | nt | V <sub>OL</sub> = 2.0V | | 50 | | | mA | | ЮН | Output Source Cu | Output Source Current | | | -35 | | | mA | | Isc | Output Short Circl<br>(Note 3) | Output Short Circuit Current (Note 3) | | | -60<br>(see I <sub>OH</sub> | | -200 | mA | | | | | All Outputs HIGH | | | 24 | 50 | | | | • | Am2965 All Outputs LOW All Outputs Hi-Z All Outputs HIGH Am2966 All Outputs LOW | All Outputs LOW | VCC = MAX | | 86 | 125 | 1 | | loc | Supply Current | | All Outputs Hi-Z | Outputs Open | | 86 | 125 | mA. | | | | | All Outputs HIGH | | | 53 | 75 | | | | | | V <sub>CC</sub> = MAX | | 92 | 130 | i | | | | 1 | | All Outputs Hi-Z | Outputs Open | | 116 | 150 | | Notes: 1. For conditions shown as MIN or MAX, use the appropriate value specified under Operating Range for the applicable device type. 2. Typical limits are at V<sub>CC</sub> = 5.0V, 25°C ambient and maximum toading. 3. Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second. ### SWITCHING TEST CIRCUIT \*tpd specified at C = 50 and 500pF. Figure 1. Capacitive Load Switching. Figure 2. Three-State Enable/Disable. #### TYPICAL OUTPUT DRIVER # SWITCHING CHARACTERISTICS ( $T_A = +25$ °C, $V_{cc} = 5.0$ V) for APL Products, Group A Subgroups 9, 10, and 11 are tested unless otherwise noted) | Parameters | Description | Test Condit | Min | Тур | Max | Units | | |------------------------------------------------|------------------------------------------------|----------------------------------------|-----------------------|-----|------|------------------|----| | | Propagation Delay Time from LOW-to-HIGH Output | | C <sub>L</sub> = 0pF | | 6 | (Note 4) | | | <b>t</b> PLH | | | C <sub>L</sub> = 50pF | 6 | 9 | 15 | ns | | LOW-ID-HIGH Output | Figure 1 Test Circuit | C <sub>L</sub> = 500pF | 18 | 22 | 30 | | | | | | Figure 3 Voltage Levels and Waveforms | C <sub>L</sub> = 0pF | | 4 | (Note 4) | | | Propagation Delay Time from HIGH-to-LOW Output | | C <sub>L</sub> = 50pF | 5 | 7 | 15 | ns | | | | | C <sub>L</sub> = 500pF | 18 | 22 | 30 | | | | t <sub>PLZ</sub> | Output Disable Time from | Figures 2 and 4, S = 1 | | 11 | 20 | | | | <b>t</b> PHZ | LOW, HIGH | Figures 2 and 4, S = 2 | | | 6.5 | 12 | ns | | <b>t</b> PZL | Output Enable Time from LOW, HIGH | Figures 2 and 4, S = 1 | | | 12 | 20 | | | ФИ | | Figures 2 and 4, S = 2 | | 12 | 20 | ns | | | tskew | Output-to-Output Skew | Figures 1 and 3, C <sub>L</sub> = 50pF | | | ±0.5 | ±3.0<br>(Note 5) | ns | | VONP | Output Voltage Undershoot | Figures 1 and 3, C <sub>L</sub> = 50 | | 0 | -0.5 | Volts | | ### SWITCHING CHARACTERISTICS over operating ranges unless otherwise specified (Note 6) | | | | | COMMERCIAL | | MILITARY | | | |------------------------|---------------------------------------------------|----------------------------|------------------------|------------|------|----------|------|-------| | Parameters | Description | Test Conditions | | Min | Max | Min | Max | Units | | Propagation Delay Time | | C <sub>L</sub> = 50pF | 4 | 17 | 4 | 20 | | | | <sup>t</sup> PLH | LOW-to-HIGH Output | Figures 1 and 3 | C <sub>L</sub> = 500pF | 18 | 35 | 18 | 40 | ns | | Propagation Delay Time | | C <sub>L</sub> = 50pF | 4 | 17 | 4 | 20 | 1 | | | <sup>t</sup> PHL | HIGH-to-LOW Output | Figures 1 and 3 | C <sub>L</sub> = 500pF | 18 | 35 | 18 | 40 | ns | | t <sub>PLZ</sub> | Output Disable Time from | Figures 2 and 4 | S = 1 | | 24 | | 24 | ns | | tpHZ | LOW, HIGH | | S = 2 | | 16 | | 16 | | | tpzL | Output Enable Time from LOW, HIGH Figures 2 and 4 | Fig | S = 1 | | 28 | | 28 | | | tpzH | | S = 2 | | 28 | | 28 | ns | | | VONP | Output Voltage Undershoot | Figures 1 and 3, CL = 50pF | | | -0.5 | | -0.5 | Volts | Notes: 4. Typical time shown for reference only - not tested. - 5. Time Skew specification is guaranteed by design but not tested. - 6. AC performance over the operating temperature range is guaranteed by testing defined in Group A, Subgroup 9. - 7. Tc = -55 to +125°C for Flatpak versions. ### TYPICAL SWITCHING CHARACTERISTICS #### SWITCHING TEST WAVEFORMS $$t_r = t_f = 2.5$$ ns $f = 2.5$ MHz $t_{pw} = 200$ ns Figure 3. Output Drive Levels. The RAM Driver symmetrical output design offers significant improvement over a standard Schottky output by providing a balanced drive output impedance (≈25Ω both HIGH and LOW), and by pulling up to MOS V<sub>OH</sub> levels (V<sub>CC</sub> − 1.5V). External resistors, not required with the RAM Driver, protect standard Schottky drivers from error causing undershoot but also slow the output rise by adding to the internal R. Figure 5. tpLH for VOH = 2.7 Vol vs. CL. $$t_r = t_f = 2.5 \text{ns}$$ $f = 1 \text{MHz}$ $t_{DW} = 800 \text{ns}$ Figure 4. Three-State Control Levels. The RAM Driver is optimized to drive LOW at maximum speed based on safe undershoot control and to drive HIGH with a symmetrical speed characteristic. This is an optimum approach, because the dominant RAM loading characteristic is input capacitance. The curves shown below provide performance characteristics typical of both the inverting (Am2965) and non-inverting (Am2966) RAM Drivers. Figure 6. $t_{PHL}$ for $V_{OL} = 0.8$ Volts vs. $C_{L}$ . The curves above depict the typical tPLH and tPHL for the RAM Driver outputs as a function of load capacitance. The minimums and maximums are shown for worst case design. The typical band is provided as a guide for intermediate capacitive loads.