

#### **Features and Benefits**

- Active current sharing between 6 LED strings for ±1.3% typical current matching
- ±1.2% typical current accuracy
- Drive up to 11 series  $\times$  8 parallel = 88 LEDs  $(V_f = 3.5 \text{ V}, I_f = 40 \text{ mA})$
- External PWM control for LED dimming
- An external resistor for LED current setting
- Boost converter with integrated 50 V, 2 A DMOS
- LED sinks rated for 45 mA
- 200 kHz to 2 MHz switching frequency
- Open LED disconnect
- Boost current limit, thermal shutdown, and soft start
- No audible ceramic capacitor noise during PWM dimming
- Adjustable overvoltage protection (OVP)
- No pull-up resistors required for LED modules that use ESD capacitors

### Package: 26 pin QFN/MLP (suffix EC)





### Description

The A8504 is a multi-output WLED driver for medium display backlighting. The A8504 integrates a boost converter and eight current-sinks to provide a WLED/RGB backlight driver. The boost converter can provide output voltage up to 47 V. The flexible channel selection control and high voltage capability allow a wide range of LED backlight applications. The boost converter is a constant frequency current-mode converter. Each LED channel can sink 45 mA, and channels can be paralleled for higher currents. LED current can be controlled with external PWM duty cycle.

The A8504 is available in a 26 pin, 4 mm × 4 mm QFN/MLP package that is only 0.75 mm nominal in height. Applications include:

- Thin notebook displays
- LCD TV
- RGB backlight
- GPS systems
- Portable DVD players

### Typical Application



Figure 1. LCD monitor backlight, driving 11 green, blue, or white LEDs with  $V_f$ = 3.5 V, or 18 red LEDs with  $V_f$  = 2.2 V, per LED string. Overvoltage protection set to 45 V nominal (40.5 V minimum). See also: Recommended Components table, page 16.

# WLED/RGB Backlight Driver for Medium Size LCDs

#### **Selection Guide**

| Part Number  | Package             | Packing*                 |
|--------------|---------------------|--------------------------|
| A8504EECTR-T | 4 mm × 4 mm QFN/MLP | 1500 pieces / 7-in. reel |



Device package is lead (Pb) free, with 100% matte tin leadframe plating.

#### **Absolute Maximum Ratings**

| Characteristic                | Symbol               | Notes   | Rating                       | Units |
|-------------------------------|----------------------|---------|------------------------------|-------|
| SW and OVP Pins               |                      |         | -0.3 to 50                   | V     |
| LED1 through LED8 Pins        |                      |         | -0.3 to 23                   | V     |
| VIN Pin                       | V <sub>IN</sub>      |         | –0.3 to 6                    | V     |
| Remaining Pins                |                      |         | -0.3 to V <sub>IN</sub> +0.3 | V     |
| Operating Ambient Temperature | T <sub>A</sub>       | Range E | -40 to 85                    | °C    |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |         | 150                          | °C    |
| Storage Temperature           | T <sub>stg</sub>     |         | -55 to 150                   | °C    |

#### Package Thermal Characteristics\*

| Characteristic             | Symbol          | Note                                   | Rating | Units |
|----------------------------|-----------------|----------------------------------------|--------|-------|
| Package Thermal Resistance | $R_{\theta JA}$ | Measured on 3 in. × 3 in., 2-layer PCB | 48.5   | °C/W  |

<sup>\*</sup>Additional information is available on the Allegro website

<sup>\*</sup>Contact Allegro for additional packing options

### Functional Block Diagram



# WLED/RGB Backlight Driver for Medium Size LCDs

**ELECTRICAL CHARACTERISTICS**, valid at  $T_A = -40^{\circ}C$  to 85°C, typical values at  $T_A = 25^{\circ}C$ ,  $V_{IN} = 5$  V, unless otherwise noted

| Characteristics                            | Symbol                | Test Conditions                                  | Min. | Тур. | Max. | Units |
|--------------------------------------------|-----------------------|--------------------------------------------------|------|------|------|-------|
| Input Voltage Range                        | V <sub>IN</sub>       |                                                  | 4.2  | _    | 5.5  | V     |
| Undervoltage Lockout Threshold             | V <sub>UVLO</sub>     | V <sub>IN</sub> falling                          | _    | _    | 4    | V     |
| UVLO Hysteresis Window                     | V <sub>UVLOhys</sub>  |                                                  | _    | 0.2  | _    | V     |
| Occasion Comment                           |                       | Switching at no load, T <sub>A</sub> = 25°C      | _    | 5    | _    | mA    |
| Supply Current                             | I <sub>SUP</sub>      | Shutdown PWM = V <sub>IL</sub>                   | _    | 0.1  | 1    | μA    |
| Error Amplifier                            | •                     |                                                  | •    | •    |      |       |
| Error Amplifier Open Loop Gain             | A <sub>VEA</sub>      |                                                  | _    | 60   | _    | dB    |
| Error Amplifier Unity Gain Bandwidth       | UGB <sub>EA</sub>     |                                                  | _    | 3    | _    | MHz   |
| Error Amplifier Transconductance           | Gm <sub>EA</sub>      | $\Delta I_{COMP} = \pm 10 \mu A$                 | _    | 850  | _    | μA/V  |
| Error Amplifier Output Sink Current        | I <sub>EAsink</sub>   | V <sub>LED1-8</sub> = 1 V                        | _    | 280  | _    | μA    |
| Error Amplifier Output Source Current      | I <sub>EAsource</sub> | V <sub>LED1-8</sub> = 0 V                        | _    | -280 | _    | μA    |
| Boost Controller                           | •                     |                                                  | •    | •    | •    |       |
|                                            |                       | $R_{FSET}$ = 13 k $\Omega$ , SKIP = $V_{IL}$     | 1.8  | 2    | 2.2  | MHz   |
| Switching Frequency                        | f <sub>SW</sub>       | $R_{FSET}$ = 26.1 k $\Omega$ , SKIP = $V_{IL}$   | _    | 1    | _    | MHz   |
|                                            |                       | $R_{FSET}$ = 32.4 k $\Omega$ , SKIP = $V_{IH}$   | _    | 200  | _    | kHz   |
| Minimum Switch Off-Time                    | t <sub>OFFmin</sub>   |                                                  | _    | 70   | _    | ns    |
| Logic Input Levels (PWM, SELx, and SK      | IP pins unles         | s otherwise specified)                           | •    | •    |      |       |
| Input Voltage Level Low                    | V <sub>IL</sub>       |                                                  | _    | _    | 0.4  | V     |
| Input Voltage Level High                   | V <sub>IH</sub>       |                                                  | 1.5  | _    | _    | V     |
| Input Leakage Current (PWM, and SKIP pins) | I <sub>lleak</sub>    | V <sub>I(pin)</sub> = 5 V, T <sub>A</sub> = 25°C | _    | _    | 100  | μΑ    |
| Input Leakage Current (SELx pins)          | I <sub>SELleak</sub>  |                                                  | _    | _    | 1    | μΑ    |
| Over Voltage Protection (OVP)              |                       |                                                  |      |      |      |       |
| Output Overvoltage Rising Limit            | V <sub>OVP</sub>      |                                                  | 28   | _    | 32   | V     |
| OVP Sense Current                          | I <sub>OVPH</sub>     |                                                  | _    | 49   | _    | μΑ    |
| OVP Release Current                        | I <sub>OVPL</sub>     |                                                  | _    | 44   | _    | μΑ    |
| OVP Leakage Current                        | I <sub>OVPleak</sub>  | V <sub>VOP</sub> = 21 V                          | _    | 0.1  | _    | μA    |
| Boost Switch                               |                       |                                                  | •    |      |      |       |
| Switch On Resistance                       | R <sub>ds(on)</sub>   | I <sub>SW</sub> = 1.5 A                          | _    | 225  | _    | mΩ    |
| Cuitale Laglana Cumant                     |                       | V <sub>SW</sub> = 5 V, T <sub>A</sub> = 25°C     | _    | _    | 1    | μA    |
| Switch Leakage Current                     | I <sub>SWleak</sub>   | V <sub>SW</sub> = 21 V                           | _    | 1    | _    | μA    |
| Switch Current Limit                       | I <sub>SWlim</sub>    |                                                  | 1.6  | 2    | _    | Α     |

Continued on the next page...

# WLED/RGB Backlight Driver for Medium Size LCDs

# **ELECTRICAL CHARACTERISTICS (continued)**, valid at $T_A = -40^{\circ}\text{C}$ to 85°C, typical values at $T_A = 25^{\circ}\text{C}$ , $V_{\text{IN}} = 5$ V, unless otherwise noted

| Characteristics                                    | Symbol                     | Test Conditions                                                                                                       | Min. | Тур.           | Max. | Units |
|----------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------|------|----------------|------|-------|
| LED Current Sinks                                  | ·                          |                                                                                                                       |      |                |      |       |
| LEDx Regulation Voltage                            | V <sub>LEDx</sub>          |                                                                                                                       | _    | 800            | _    | mV    |
| I <sub>SET</sub> to I <sub>LEDx</sub> Current Gain | A <sub>ISET</sub>          | I <sub>SET</sub> = 83 μA                                                                                              | _    | 460            | _    | _     |
| Voltage on ISET Pin                                | V <sub>ISET</sub>          |                                                                                                                       | _    | 1.23           | _    | V     |
| I <sub>SET</sub> Allowable Current Range           | I <sub>SET</sub>           |                                                                                                                       | 40   | _              | 100  | μΑ    |
| LED <i>x</i> Accuracy                              | Err <sub>LEDx</sub>        | R <sub>ISET</sub> = 14.7 kΩ; 100% current ratio,<br>measured as average of LED1 to LED8;<br>LED1 to LED8 = 0.8 V      | -    | ±1.2           | _    | %     |
| LED <i>x</i> Matching                              | $\Delta_{LED \varkappa 1}$ | LED1 to LED6; $I_{SET}$ = 83 $\mu A$ , 100% current ratio; LED1 to LED6 = 0.8 V; SEL1=SEL3= $V_{IH}$ ; SEL2= $V_{IL}$ | _    | ±1.3           | _    | %     |
| -                                                  | $\Delta_{LEDx2}$           | LED1 to LED8; $I_{SET}$ = 83 $\mu A$ , 100% current ratio; LED1 to LED8 = 0.8 V; SEL1=SEL2=SEL3=V $_{IH}$             | _    | -1.7<br>to 2.5 | _    | %     |
| LEDx Switch Leakage Current                        | I <sub>LSleak5</sub>       | V <sub>LEDx</sub> = 5 V, PWM = 0, T <sub>A</sub> = 25°C                                                               | _    | _              | 1    | μA    |
| LEDx Switch Leakage Current                        | I <sub>LSleak21</sub>      | V <sub>LEDx</sub> = 21 V, PWM =0                                                                                      | _    | 1              | _    | μΑ    |
| Soft Start                                         | <u>.</u>                   |                                                                                                                       |      |                |      |       |
| Soft Start Boost Current Limit                     | I <sub>SWSS</sub>          | Initial soft start current for boost switch                                                                           | -    | 1.2            | -    | Α     |
| Soft Start LEDx Current Limit                      | I <sub>LEDSS</sub>         | Current through enabled LED $x$ pins during soft start, R <sub>ISET</sub> = 14.7 k $\Omega$                           | -    | 3              | -    | mA    |
| Thermal Shutdown Threshold                         | T <sub>SHDN</sub>          | 40°C hysteresis                                                                                                       | _    | 165            | _    | °C    |

### **Performance Characteristics**

Efficiency with PWM dimming: PLED/PBAT,  $V_{IN} = 5 \text{ V}$ 

 $V_{IN}$  = 5 V, 6 ch. with 7 LEDs per ch., 40 mA per ch.,  $f_{SW}$  = 1 MHz





 $V_{IN}$  = 5 V, 6 ch. with 7 LEDs per ch., 40 mA per ch.,  $f_{SW}$  = 2 MHz





 $V_{IN}$  = 5 V, 8 ch. with 8 LEDs per ch., 40 mA per ch.,  $f_{SW}$  = 1 MHz





 $V_{IN}$ = 5 V, 8 ch. with 8 LEDs per ch., 40 mA per ch.,  $f_{SW}$  = 2 MHz





### **Performance Characteristics**

Turn-On with PWM Signal  $V_{IN}$ = 5 V,  $V_{BAT}$ = 15 V;  $f_{PWM}$ = 100 Hz;  $f_{SW}$ = 1 MHz 8S8P configuration, 40 mA per channel







### **Functional Description**

The A8504 is a multioutput WLED driver for medium display backlighting. The A8504 works with 4.2 to 5.5 V input supply, and it has an integrated boost converter to boost battery voltage up to 47 V, 40 mA per LED string. An inductor can be connected to a separate power supply,  $V_{\rm BAT}$ , from 5 to 25 V, with the A8504 IC powered from a 5 V source. The LED sinks can sink up to a 45 mA current.

The boost converter is a constant frequency current-mode converter. The integrated boost DMOS switch is rated for 50 V at 2 A. This switch has pulse-by-pulse current limiting, with the current limit independent of duty cycle. The switch also has output overvoltage protection (OVP), with the OVP level adjustable, typically from 30 to 47 V, as described in the Device Internal Protection section.

The A8504 has individual open LED detection. If any LED opens, the corresponding LED pin is removed from regulation logic. This allows the remaining LED strings to function normally, without excessive power dissipation.

The switching frequency,  $f_{SW}$ , can be set from 600 kHz to 2 MHz by a single resistor, RFSET, connected across the FSET and AGND pins, and with the SKIP pin set to logic low (see figure 2).

The switching frequency is set as:

$$F_{\rm SW} = 26.03 / R_{\rm FSET}$$
,

where  $F_{SW}$  is in MHz and  $R_{FSET}$  is in  $k\Omega$  When the SKIP pin is connected to logic low, switching frequency is as set by RFSET.



The IC offers a wide-bandwidth transconductance amplifier with external COMP pin. External compensation offers optimum performance for the desired application.

The A8504 has eight well-matched current sinks to provide regulated current through LEDs for uniform display brightness. The quantity of LEDx pins used is determined by the SELx pins. Refer to table 1 for further description.

The boost converter is controlled such that the minimum voltage on any LEDx pin is 800 mV. In a typical application, the LEDx pin connected to the LED string with the maximum voltage drop controls the boost loop, so the remaining pins will also have the higher voltage drop. All LED sinks are rated for 21 V, to allow PWM dimming control.

#### **LED Current Setting**

The maximum LED current can be set at up to 45 mA per channel, by using the ISET pin. To set the reference current,  $I_{\text{SET}}$ , connect a resistor, RISET, between this pin and ground, valued according to the following formula:

$$I_{\text{SET}} = 1.23 / R_{\text{ISET}}$$
,

where  $I_{SET}$  is in mA and  $R_{ISET}$  is in k $\Omega$ .

Table 1. LEDx Channel Enable Table



Figure 2. Switching frequency setting by value of RFSET.

| SEL1 | SEL2 | SEL3 | LEDx Outputs         |
|------|------|------|----------------------|
| 0    | 0    | 0    | Only LED1 on         |
| 1    | 0    | 0    | LED1 through LED2 on |
| 0    | 1    | 0    | LED1 through LED3 on |
| 1    | 1    | 0    | LED1 through LED4 on |
| 0    | 0    | 1    | LED1 through LED5 on |
| 1    | 0    | 1    | LED1 through LED6 on |
| 0    | 1    | 1    | LED1 through LED7 on |
| 1    | 1    | 1    | LED1 through LED8 on |

### WLED/RGB Backlight Driver for Medium Size LCDs

This current is multiplied internally with a gain of 480, and then mirrored on all enabled LEDx pins. This sets the maximum current through the LEDs, referred to as "100% current." The LED current can be reduced from 100% by on/off control (PWM) with an external PWM signal on the PWM pin

On/off Control (PWM) with an External PWM Signal on the PWM Pin. When the PWM pin is pulled high, the A8504 turns on and all enabled LEDx pins sink 100% current. When the PWM pin is pulled low, the IC shuts down with the LEDx pins disabled. External PWM applied to the PWM pin should be in the range of 100 to 400 Hz for optimal accuracy.

At startup, the output capacitor is discharged and the IC enters soft start. The boost current is limited to 1 A, and all active LEDx



Figure 3. Output Voltage Ripple During PWM Dimming.  $V_{IN}$ = 5 V,  $V_{BAT}$ = 15 V,  $f_{SW}$ = 1 MHz,  $f_{PWM}$ = 100 Hz, PWM duty cycle = 50%, 8S8P configuration, 40 mA per channel.

pins sink  $^{1}/_{16}$  of the set 100% current until all of the enabled LEDx pins reach 0.8 V. After the IC comes out of soft start, the boost current and the LEDx pin currents are set to 100% current. The output capacitor charges to the voltage level required to supply full LEDx current within a few cycles. The startup sequence is shown in the Soft Start chart in the Performance Characteristics section. The IC is shut down immediately when PWM goes low.

#### **Device Internal Protection**

**Overcurrent Protection (OCP).** The A8504 has a pulse-by-pulse current limit of 2 A on the boost switch. This current limit is independent of duty cycle.

Thermal Shutdown Protection (TSD). The IC shuts down when junction temperature exceeds 165°C and restarts when the junction temperature falls by 40°C.

Overvoltage Protection (OVP). The A8504 has overvoltage protection to protect the IC against output overvoltage. The overvoltage level can be set, from 30 to 45 V typical, with an external resistor, ROVP, as shown in figure 5. When the current though the OVP pin exceeds 49  $\mu A$ , the OVP comparator goes high. When the OVP pin current falls below 44  $\mu A$ , OVP is reset. Calculate the value for  $R_{OVP}$  as follows:

$$R_{\rm OVP} = (V_{\rm OVP} - 30) / 49 ~\mu{\rm A}$$
 ,

where  $V_{OVP}$  is the desired typical OVP level in V, and  $R_{OVP}$  is in  $\Omega$ . For tighter OVP limits, a low–leakage-current Zener diode, DZ, can be used, instead of ROVP, to set OVP at up to 47 V. For redundancy, DZ can be connected across ROVP to provide additional protection, if ROVP should open. Select a 17 V low-leakage Zener diode for DZ.



Figure 4. Timing of turn-on delay and turn-off delay when using the PWM pin.  $V_{IN}$ = 5 V,  $V_{BAT}$ = 15 V,  $f_{SW}$ = 1 MHz,  $f_{PWM}$ = 100 Hz, 8S8P configuration, 40 mA per channel.

|   | Symbol | Parameter        | Units/Division |
|---|--------|------------------|----------------|
| _ | C1     | $V_{PWM}$        | 2.00 V         |
|   | C2     | I <sub>OUT</sub> | 200 mA         |
|   | t      | time             | 5 µs           |

### WLED/RGB Backlight Driver for Medium Size LCDs

**Open LED Protection.** The A8504 has protection against open LEDs. If any enabled LED string opens, voltage on the corresponding LEDx pin goes to zero. The boost loop operates in open loop till the OVP level is reached. The A8504 identifies the open LED string when overvoltage on the OVP pin is detected. This string is then removed from the boost controlling loop. The boost circuit is then controlled in the normal manner, and the output voltage is regulated, to provide the output required to drive the remaining strings. If the open LED string is reconnected, it will sink current up to the programmed current level.

Note: Open strings are removed from boost regulation, but not disabled. This keeps the string in operation if LEDs open for only a short length of time, or reach OVP level on a transient event. The disconnected string can be restored to normal mode by reenabling the IC. It can also be restored to normal operation if the fault signal is removed from the corresponding LEDx pin, but an OVP event occurs on any other LEDx pin.



Figure 5. Overvoltage protection circuit. Three alternative configurations at (A) are available, as follows:

| <b>External Component</b> | OVP Rating |
|---------------------------|------------|
| ROVP only                 | up to 45 V |
| DZ only                   | up to 47 V |
| both ROVP and DZ          | redundancy |





Figure 4. Timing of overvoltage protection (OVP) function when open LEDs are detected at startup (left) and during normal operation (right).

### WLED/RGB Backlight Driver for Medium Size LCDs

### Application Information

#### **Design Example**

This section provides a method for selecting component values when designing an application using the A8504.

**Assumptions** For the purposes of this example, the following are given as the application requirements:

- V<sub>BAT</sub>: 8 to 21 V
- V<sub>IN</sub>: 5 V
- Quantity of LED channels: 6
- Quantity of LEDs per channel: 8
- LED current per channel, I<sub>LED</sub>: 40 mA
- V<sub>f</sub> at 40 mA: 3 to 3.4 V
- f<sub>SW</sub>: 2 MHz
- T<sub>A</sub>(max): 65°C

Dimming Use a 100 Hz PWM signal on the PWM pin. The A8504 can work with wide range of PWM frequencies, taking about 6  $\mu$ s typical (10  $\mu$ s maximum) to turn on. This delay may have a noticeable effect at high PWM frequencies combined with low duty cycles. For example, at 100 Hz and 10% duty cycle, the PWM on-period is 1 ms. In that period, a delay of 6  $\mu$ s causes only a 0.6% error. If the PWM frequency is 1 kHz, this error is 6%. However, error due to turn-on delay can be nullified by increasing the applied PWM duty cycle.

**Procedure** The procedure consists of selecting the appropriate configuration and then the individual component values, in an ordered sequence.

- 1. Identify the SELx pins to use. For 6 channels:
  - connect pins SEL1 and SEL3 to V<sub>IN</sub>
  - connect pin SEL2 to AGND
- 2. Connect LEDs to pins LED1 through LED6 (leave pins LED7 and LED8 open).
- 3. Select resistor RISET (connected between pin ISET and AGND). Given  $I_{LED} = 40$  mA and  $V_{ISET} = 1.23$  V typical, then:

$$R_{\rm ISET} = 1.23 / (40/460) = 14.2 \text{ k}\Omega$$
 (1)

Select a common value: 14.3 k $\Omega$ , 1%.

4. Select resistor RFSET (connected between pin FSET and AGND). Given:

$$R_{\rm ESFT} = 26.03 / f_{\rm SW}$$
 , (2)

for a 2 MHz switching frequency, select:

$$R_{\rm ESET} = 26.03 / 2 = 13 \text{ k}\Omega$$
.

5. Select resistor ROVP (connect to the OVP pin to set the OVP level,  $V_{OUT}(max)$ ). Given  $V_f(max) = 3.4 \text{ V}$ , then:

$$V_{\text{OUT}}(\text{max}) = 3.4 \times 8 + 0.5 = 27.7 \text{ V}$$
 (3)

With a 15% margin, to set the output OVP level, given an  $I_{OVPH}$  of 49  $\mu A$  typical, and  $V_{OVP}$  = 30 V:

$$R_{\text{OVP}} = (32 - 30) / 49 = 40.8 \text{ k}\Omega$$
 (4)

Select a common value:  $41.2 \text{ k}\Omega$ .

6. Select inductor L1. This should assume a maximum duty cycle, D(max), at  $V_{BAT}(min)$  and 90% efficiency.

$$D = 1 - (V_{\text{BAT}} \times \eta) / V_{\text{OUT}}$$
 (5)

$$D(max) = 1 - (8 \times 0.9) / 27.7 = 74\%$$
.

Then calculate maximum switch on-time:

$$t_{\rm on}(\max) = D(\max) / f_{\rm SW}$$
 (6)

$$= 0.74 / 2 \text{ MHz} = 370 \text{ ns}$$
.

Maximum input current can be calculated as:

$$I_{\text{BAT}} = \left(V_{\text{OUT}} \times I_{\text{OUT}}\right) / \left(V_{\text{BAT}}(\text{min}) \times \eta\right) \tag{7}$$

$$I_{BAT}(max) = [27.7 (40 \times 6)] / (8 \times 0.9) = 923 \text{ mA}.$$

Set inductor ripple at 60% of I<sub>BAT</sub>(max):

$$\Delta I_{\rm L} = 0.6 \times 923 = 554 \text{ mA}$$

Given, during switch on-time:

$$V_{BAT} = L \times \Delta I_L \times f_{SW} / D$$
 (8)

$$8 = L \times 0.554 \times 2 / 0.74$$
, and

$$L = 5.3 \mu H$$
.

Select a common value, 6.8 µH.

It is recommended to select an inductor that can handle a DC current level that is greater than 923 mA, at the peak current level (saturation) of 923 mA + 554 / 2 = 1200 mA. This is to ensure that the inductor does not saturate at any steady state or transient condition, within specified temperature and tolerance ranges. Inductor saturation level decreases with increasing temperature. It is advisable to use a inductor with a saturation level of 1.6 A, because the switch current limit is 1.8 A typical. The inductor should have a minimum DC resistance and core loss for better efficiency.

# WLED/RGB Backlight Driver for Medium Size LCDs

7. Select output capacitor COUT (connect between the A8504 and the LEDs), given:

$$C_{\rm OUT} = I_{\rm OUT} \times t_{\rm on} / \Delta V_{\rm OUT} , \qquad (9)$$

where  $I_{OUT}$  is the total output current, and  $\Delta V_{OUT}$  is the output voltage ripple, 0.5% of  $V_{OUT}$  (0.05 × 27.7 = 0.14 V). Then:

$$C_{OUT} = (40 \text{ mA} \times 6) \times 370 \text{ ns} / 0.14 = 0.63 \mu\text{F}$$
.

Select a ceramic capacitor with a 35 or 50 V rating, X5R or X7R grade. Usually capacitance at 35 V drops significantly compared to the 0 V specification. Typically, this requires the selection of a 2.2  $\mu F$  capacitor to compensate for DC voltage bias derating.

The rms current through capacitor should be selected such that internally-generated temperature rise is limited to 10°C to 20°C. The rms current through COUT is given by:

$$I_{\text{COUTrms}} = I_{\text{OUT}} \times [(D+r^2/12)/(1-D)]^{1/2},$$
 (10)

where  $r = \Delta I_L / I_{BAT} = 0.554$  mA / 0.923 mA = 0.6. COUT should have an rms current rating greater than:  $(40 \text{ mA} \times 6) \times \{[0.74 + (0.36 / 12)]/(1-0.74)\}^{1/2} = 0.48 \text{ A}.$ 

8. Select input capacitor CBAT (connect to battery input), given:

$$C_{\text{BAT}} = \Delta I_{\text{L}} / (V_{\text{BAT}}(\text{min}) \times f_{\text{SW}} \times \Delta V_{\text{INripple}},$$
 (11)

where  $\Delta V_{\text{INripple}}$  is the input ripple voltage, which can be assumed to be 1% of  $V_{\text{BAT}}$ . Then:

$$C_{IN} = 0.554 \text{ mA/}(8 \times 2 \text{ MHz} \times 0.08) = 0.4 \mu\text{F}$$
.

Select a 1  $\mu F$  or higher, 25 or 35 V, ceramic capacitor, X5R or X7R grade.

The rms current through capacitor should be selected such that internally-generated temperature rise is limited to 10°C. The rms current through CBAT is given by:

$$I_{\text{BATrms}} = (I_{\text{OUT}} \times \text{r}) / [(1 - D) \times 3.46],$$
 (12)  
=  $[(40 \text{ mA} \times 6) \times 0.6] / [(1 - 0.74) \times 3.46] = 160 \text{ mA}.$ 

9. Select the boost diode D1 (connect between the SW pins and the output). D1 should be a Schottky diode with low forward drop and junction capacitance.

The diode reverse voltage rating should be greater than  $V_{\rm OUT}$ . A 50 V diode rating is recommended.

The diode DC current rating should be greater than  $I_{OUT}$  and the peak repetitive current rating should be greater than  $I_{BAT} + \Delta I_{L} / 2$ .

10. Select the compensation capacitor CC (connect between the COMP pin and ground. Typically, use a 0.1 to 0.47  $\mu F$  capacitor for stability.

#### **High Output Current Operation**

LED strings can be paralleled for higher current. The A8504 can sink up to 40 mA through each sink. These outputs can be connected together with various possibilities for higher current as shown in figure 7. As an example, for an application with up to 50 mA using 3 parallel strings: LED1 connected with LED2, LED3 with LED4, and LED5 with LED6; LED7 and LED8 open; SEL1 and SEL3 set logic high, and SEL2 set low.

| I <sub>LED</sub> (max) | Quantity of Strings | SEL1 | SEL2 | SEL3 | LED1    | LED2 | LED3 | LED4 | LED5 | LED6 | LED7 | LED8 |
|------------------------|---------------------|------|------|------|---------|------|------|------|------|------|------|------|
| 25                     | 8                   | Н    | Н    | Н    |         |      |      |      |      |      |      |      |
| 25                     | 7                   | L    | Н    | Н    |         |      |      |      |      |      |      | NC   |
| 25                     | 6                   | Н    | L    | Н    |         |      |      |      |      |      | NC   | NC   |
| 25                     | 5                   | L    | L    | Н    |         |      |      |      |      | NC   | NC   | NC   |
| 25                     | 4                   | Н    | Н    | L    |         |      |      |      | NC   | NC   | NC   | NC   |
| 25                     | 3                   | L    | Н    | L    |         |      |      | NC   | NC   | NC   | NC   | NC   |
| 25                     | 2                   | Н    | L    | L    |         |      | NC   | NC   | NC   | NC   | NC   | NC   |
| 25                     | 1                   | L    | L    | L    |         | NC   |
| 50                     | 4                   | Н    | Н    | Н    | Con     | nect | Con  | nect | Con  | nect | Con  | nect |
| 50                     | 3                   | Н    | L    | Н    | Con     | nect | Con  | nect | Con  | nect | NC   | NC   |
| 50                     | 2                   | Н    | Н    | L    | Con     | nect | Con  | nect | NC   | NC   | NC   | NC   |
| 50                     | 1                   | Н    | L    | L    | Con     | nect | NC   | NC   | NC   | NC   | NC   | NC   |
| 100                    | 2                   | Н    | Н    | Н    |         | Con  | nect |      |      | Con  | nect |      |
| 100                    | 1                   | Н    | Н    | L    |         | Con  | nect |      | NC   | NC   | NC   | NC   |
| 200                    | 1                   | Н    | Н    | Н    | Connect |      |      |      |      |      |      |      |

Figure 7. LED strings can be combined to allow various maximum current levels to be applied. The "Connect" notes indicate LED strings connected together.

#### **Typical Application Circuits**

A typical application circuit for dimming an LCD monitor backlight with multiple LED strings is shown in figure 1. Figure 8 shows two dimming methods: digital PWM control (PWM signal on the PWM pin) and analog PWM control, with the analog signal,  $V_A$ , applied to the ISET pin through a resistor, RA.

The current flowing through RA can be calculated as:

$$I_{\rm A} = V_{\rm A}/R_{\rm A}$$
.

This current changes the reference current, I<sub>SET</sub>, as follows:

$$I_{\text{SET}} = V_{\text{SET}} / R_{\text{SET}} - (V_{\text{A}} - V_{\text{SET}}) / R_{\text{A}}$$
.

LED current can be changed by changing  $V_A$ .  $I_{SET}$  can be changed in the range from 40  $\mu A$  to 100  $\mu A$ .

#### **Application Circuit for 1000:1 Dimming Level**

A wider dimming range can be achieved by changing the reference current,  $\rm I_{SET}$ , while using PWM dimming. For higher output, current levels turn on Q1.  $\rm R_{ISET}$  and  $\rm R_{ISETP}$  set the 100% current level. This current level can be set to 45 mA, and then it can be dimmed by applying 100% to 0.25% duty cycle on the PWM pin. The reference current can be reduced by turning off Q1. LED current can be dimmed to 18 mA by reducing reference current through ISET pin. This provides 1000:1 combined dimming level range. Figure 10 shows the accuracy,  $\rm Err_{LEDX}$ , results using this circuit.



Figure 9. Configuration for 1000:1 dimming.



Figure 10. Typical accuracy, normalized to the 100% current level, versus dimming level, with  $F_{PWM}$  = 100 Hz.



Figure 8. Typical application circuit for PWM dimming, using digital PWM (on the PWM pin).



Figure 11. Typical application circuit for PWM dimming, using digital PWM (on the PWM pin). Showing configuration of 16 WLEDs at 160 mA, in two strings of 8 LEDs each.



Figure 12. Typical application circuit for LED modules with ESD capacitors.

#### **PCB Layout Guidelines**

The A8504 evaluation board provides a useful model for designing application circuit layouts. The following guidelines should be observed:

- Place the supply bypass capacitor, C8, close to the VIN pin and the ground plane.
- Route analog ground, digital signal ground, LED ground (LGND pin), and power ground (PGND pin) separately. Connect all these grounds at the pad for the exposed thermal pad under the A8504, serving as a star ground.
- Place the input capacitors, C2 and C7, the inductor, L1, the boost diode D1, and the internal MOSFET and output capaci-

- tor, C4, so that they form the smallest loop practical. Avoid long traces for these paths.
- Place the RISET, RFSET, and OVP resistors and the compensation capacitor, C5, close to the ISET, FSET, OVP, and COMP pins, respectively.
- Provide a substantial solder pad under the exposed thermal pad on the bottom side of the A8504, to provide good thermal conduction. Connect the PCB solder pad to the PCB ground plane with multiple thermal vias. For a thermal via specification, please refer to JEDEC guidelines.
- For best thermal performance, avoid thermal stresses.





Figure 13. Schematic diagram of A8504 typical application circuit and composite view of typical PCB layout. In the composite view, the red line superimposed represents the current loop during switch on-time (return through the A8504 device and the PCB ground plane). The green line represents the current loop during off-time. Both of these loops should be designed to be as short as practicable.



Figure 14. A8504 typical PCB layout silkscreen layer.





Figure 15. A8504 typical PCB layout top signal layer (left) and bottom ground plane layer (right)

### Recommended Components Table (for application shown in figure 1)

| Component | Reference<br>Designator          | Value          | Part Number         | Vendor                  |
|-----------|----------------------------------|----------------|---------------------|-------------------------|
| Capacitor | C <sub>BAT</sub>                 | 2.2 µF / 50 V  |                     | TDK                     |
| Capacitor | C <sub>OUT</sub>                 | 2.2 µF / 50 V  |                     | TDK                     |
| Capacitor | C <sub>IN</sub> , C <sub>C</sub> | 0.1 μF / 6.3 V |                     |                         |
| Diode     | D1                               | 60 V / 1.5 A   | IR 10MQ060NTRPBF    | International Rectifier |
| IC        | A8504                            | -              | A8504               | Allegro MicroSystems    |
|           |                                  | 10 μH          | SLF6028T-100M1R3-PF | TDK                     |
| Inductor  | L1                               | 4.7 µH         | VLS4012T-4R7M1R1    | TDK                     |
|           |                                  | 4.7 µH         | NR4012T4R7M         | Taiyo Yuden             |
| Resistor  | RISET                            | 14.3 kΩ        |                     |                         |
| Resistor  | RFSET                            | 24 kΩ          |                     |                         |
| Resistor  | ROVP                             | 270 kΩ         |                     |                         |

### Pin-out Diagram



(Top View)

### **Terminal List Table**

| 101111111 | ai Lioi | Table                                                                                                                                                                                                |
|-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number    | Name    | Description                                                                                                                                                                                          |
| 1         | PGND    | Power ground pin.                                                                                                                                                                                    |
| 2         | SKIP    | Reduces boost switching frequency in case of light load to improve frequency. Normally, this pin should be low; when high, f <sub>SW</sub> is divided by 4.                                          |
| 3         | COMP    | Compensation pin; connect external compensation network for boost converter.                                                                                                                         |
| 4         | FSET    | Sets boost switching frequency. Connect RFSET from FSET to GND to set frequency. Range for RFSET is 13 to 40 kΩ.                                                                                     |
| 5         | ISET    | Sets 100% current through LED string. Connect RISET from ISET to GND. Range for RISET is 8.45 to 30 kΩ.                                                                                              |
| 6         | GND     | Connect to AGND.                                                                                                                                                                                     |
| 7         | LED1    |                                                                                                                                                                                                      |
| 8         | LED3    | LED y canable of 45 mA                                                                                                                                                                               |
| 9         | LED5    | LEDx capable of 45 mA.                                                                                                                                                                               |
| 10        | LED7    |                                                                                                                                                                                                      |
| 11        | LGND    | Power ground pin for LED current sink.                                                                                                                                                               |
| 12        | LED8    |                                                                                                                                                                                                      |
| 13        | LED6    | I FD., accepted of 45 mg/s                                                                                                                                                                           |
| 14        | LED4    | LEDx capable of 45 mA.                                                                                                                                                                               |
| 15        | LED2    |                                                                                                                                                                                                      |
| 16        | SEL1    |                                                                                                                                                                                                      |
| 17        | SEL2    | SEL1, SEL2, and SEL3 decide active LED strings.                                                                                                                                                      |
| 18        | SEL3    |                                                                                                                                                                                                      |
| 19        | GND     | Connect to AGND.                                                                                                                                                                                     |
| 20        | PWM     | On/off and on/off LED current control with external PWM. Apply logic level PWM for PWM controlled dimming mode. When unused, connect to AGND.                                                        |
| 21        | PGND    | Power ground pin.                                                                                                                                                                                    |
| 22        | OVP     | Connect to this pin to output capacitor +Ve node through a resistor to enable OVP (overvoltage protection). Default OVP level with 0 $\Omega$ resistor is 30 V, and it can be programmed up to 47 V. |
| 23        | SW      | DMOC drain node                                                                                                                                                                                      |
| 24        | SW      | DMOS drain node.                                                                                                                                                                                     |
| 25        | VIN     | Input supply for the IC. Decouple with a 0.1 µF ceramic capacitor.                                                                                                                                   |
| 26        | AGND    | Circuit ground pin.                                                                                                                                                                                  |
| _         | EP      | Exposed pad. Electrically connected to PGND and LGND; connect to PCB copper plane for heat transfer.                                                                                                 |
|           |         |                                                                                                                                                                                                      |

Package EC, 4×4 mm 26-Pin QFN/MLP



Copyright ©2007, Allegro MicroSystems, Inc.

The products described here are manufactured under one or more U.S. patents or U.S. patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com