

### High-Speed, Low ron, SPDT Analog Switch

(2:1 Multiplexer)

### **DESCRIPTION**

The DG2307 is a single-pole-double-throw switch/2:1 mux designed for 2 to 5.5 V applications. Using Vishay Siliconix proprietary sub-micro CMOS process, the DG2307 achieves low on-resistance, low power consumption. It is 1.6 V TTL logic compatible across the operation voltage range. With its low ron and low parasitic capacitance character, it is ideal for clock signal and high speed data stream switching. It has low insertion lost and negligible propagation delay.

The DG2307 can handle both analog and digital signals and permits signals to be transmitted in either direction. When Bn pin is at off status, the path will have a high impedance with respect to the output. Break before make is guaranteed.

As a committed partner to the community and the environment, Vishay Siliconix manufactures this product with the lead (Pb)-free device terminations. For analog switching products manufactured with 100 % matte tin device terminations, the lead (Pb)-free "-E3" suffix is being used as a designator.

### **FEATURES**

- Operates From Single 2 ~ 5.5 V
- SC70-6 Package
- 5 Ω Switch Connection Between Ports
- Minimal Propagation Delay
- TTL Compatible Input Level
- RoHS Compliant

### **APPLICATIONS**

- Cellular Phones
- **PDAs**
- **GPS**
- MP3
- Data Acquisition

### **FUNCTIONAL BLOCK DIAGRAM AND PIN CONFIGURATION**



Device Marking: G1

| TRUTH TABLE     |                               |
|-----------------|-------------------------------|
| Logic Input (S) | Function                      |
| 0               | B <sub>0</sub> Connected to A |
| 1               | B <sub>1</sub> Connected to A |

WWW.DZSC

| ORDERING INFORMATION |         |                |  |  |  |  |
|----------------------|---------|----------------|--|--|--|--|
| Temp Range           | Package | Part Number    |  |  |  |  |
| - 40 to 85 °C        | SC70-6  | DG2307DL-T1-E3 |  |  |  |  |









| ABSOLUTE MAXIMUM RATINGS                       |                         |                       |                                       |  |  |  |
|------------------------------------------------|-------------------------|-----------------------|---------------------------------------|--|--|--|
| Parameter                                      |                         | Limit                 | Unit                                  |  |  |  |
| Reference V+ to GND                            |                         | - 0.3 to + 6          | V                                     |  |  |  |
| S, A, B <sup>a</sup>                           |                         | - 0.3 to (V+ + 0.3 V) | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |  |  |  |
| Continuous Current (Any terminal)              |                         | ± 50                  | mA                                    |  |  |  |
| Peak Current (Pulsed at 1 ms, 10 % duty cycle) |                         | ± 200                 | IIIA                                  |  |  |  |
| Storage Temperature                            | (D Suffix)              | - 65 to 150           | °C                                    |  |  |  |
| Power Dissipation (Packages) <sup>b</sup>      | 6-Pin SC70 <sup>c</sup> | 250                   | mW                                    |  |  |  |

### Notes:

- a. Signals on A, or B or S exceeding V+ will be clamped by internal diodes. Limit forward diode current to maximum current ratings.
- b. All leads welded or soldered to PC Board.
- c. Derate 3.1 mW/°C above 70 °C.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| SPECIFICATIONS                |                      |                                                                                                       |                                                             |                   |                         |                  |                  |      |
|-------------------------------|----------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------|-------------------------|------------------|------------------|------|
|                               |                      | Test Conditions Otherwise Unless Specified V+ = 3.0 V, V <sub>S</sub> = 0.25 V to 0.7 V+ <sup>e</sup> |                                                             |                   | Limits<br>- 40 to 85 °C |                  |                  |      |
| Parameter                     | Symbol               |                                                                                                       |                                                             | Temp <sup>a</sup> | Min <sup>b</sup>        | Typ <sup>c</sup> | Max <sup>b</sup> | Unit |
| DC Characteristics            |                      |                                                                                                       |                                                             |                   |                         |                  |                  |      |
| High Level Input Voltage      | $V_{SH}$             | V+                                                                                                    | = 2.3 to 5.5 V                                              | Full              | 0.7 V+                  |                  |                  | V    |
| Low Level Input Voltage       | $V_{SL}$             | V+                                                                                                    | = 2.3 to 5.5 V                                              | Full              |                         |                  | 0.3 V+           | V    |
|                               |                      |                                                                                                       | $V_{BN} = 0 \text{ V}, I_{A} = -30 \text{ mA}$              | Full              |                         | 4                | 6                | Ω    |
| On Resistance R <sub>ON</sub> | 0                    | V+ = 4.5 V                                                                                            | $V_{BN} = 2.3 \text{ V}, I_A = -30 \text{ mA}$              | Full              |                         | 9                | 12               |      |
|                               | HON                  | V+ = 3.0 V                                                                                            | V <sub>BN</sub> = 0 V, I <sub>A</sub> = - 24 mA             | Full              |                         | 6                | 9                |      |
|                               |                      |                                                                                                       | V <sub>BN</sub> = 1.5 V, I <sub>A</sub> = - 24 mA           | Full              |                         | 13.5             | 20               |      |
| On Resistance Matching        |                      | V+ = 4.5 V, Y                                                                                         | V+ = 4.5 V, V <sub>BN</sub> = 0 V, I <sub>A</sub> = - 30 mA |                   |                         | 0.32             |                  |      |
| Between Channels              | $\Delta R_{ON}$      | V+ = 3.0 V, V <sub>BN</sub> = 0 V, I <sub>A</sub> = - 24 mA                                           |                                                             | Room              |                         | 0.31             |                  |      |
| Input Leakage Current         | Is                   | $V+ = 5.5 \text{ V}, V_{\Delta} = 5.5 \text{ V}$                                                      |                                                             | Room              | - 0.1                   |                  | 0.1              |      |
| input Leakage Outrent         | '8                   | V 1 —                                                                                                 | V+ = 5.5 V, V <sub>A</sub> = 5.5 V                          |                   | - 1.0                   |                  | - 1.0            |      |
| Off Stage Switch Leakage      | I <sub>BN(off)</sub> | $V+ = 5.5 \text{ V}, V_A/V_B = 0 \text{ V}/5.5 \text{ V}$                                             |                                                             | Room              | - 0.1                   |                  | 0.1              | μA   |
| - Jugo Jimon Lounago          | BIN(OII)             |                                                                                                       |                                                             | Full              | - 1.0                   |                  | - 1.0            | μ, . |
| On State Switch Leakage       | I <sub>BN(on)</sub>  | $V+ = 5.5 \text{ V}, V_A/V_B = 0 \text{ V}/5.5 \text{ V}$                                             |                                                             | Room              | - 0.1                   |                  | 0.1              |      |
| <u> </u>                      | BIV(OII)             |                                                                                                       |                                                             | Full              | - 1.0                   |                  | - 1.0            |      |
| Power Supply                  |                      |                                                                                                       |                                                             |                   |                         |                  |                  |      |
| Power Supply Range            | V+                   |                                                                                                       |                                                             | Full              | 2                       |                  | 5.5              |      |
| Quiescent Supply Current I+   |                      | V+ - 5 5 V                                                                                            | $V+ = 5.5 \text{ V}, V_A = V_B = V+ \text{ or GND}$         |                   |                         |                  | 1                | μA   |
|                               |                      | v F = 0.0 v,                                                                                          |                                                             |                   |                         |                  | 10               | μΛ   |

www.vishav.com Document Number: 73361





|                                                       |                                    | Test Con-<br>Otherwise Unle                                                                             |                      | <b>Limits</b><br>- 40 to 85 °C |                  |                  |                  |      |  |
|-------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------|--------------------------------|------------------|------------------|------------------|------|--|
| Parameter                                             | Symbol                             | <b>ymbol</b> V+ = $3.0 \text{ V}$ , V <sub>S</sub> = $0.25 \text{ V}$ to $0.7 \text{ V}$ + <sup>e</sup> |                      | Temp <sup>a</sup>              | Min <sup>b</sup> | Typ <sup>c</sup> | Max <sup>b</sup> | Unit |  |
| <b>AC Electrical Characteristics</b>                  |                                    |                                                                                                         |                      |                                |                  |                  |                  |      |  |
|                                                       |                                    |                                                                                                         | V+ = 2.3  to  2.7  V | Full                           |                  | 1.2              |                  |      |  |
| Prop Delay Time <sup>f</sup>                          | t <sub>PHL</sub> /t <sub>PLH</sub> | $V_A = 0 V$                                                                                             | V+ = 3.0  to  3.6  V | Full                           |                  | 0.8              |                  |      |  |
|                                                       |                                    |                                                                                                         | V+ = 4.5 to 5.5 V    | Full                           |                  | 0.3              |                  |      |  |
|                                                       |                                    | $V_{LOAD} = 2 \times V + \text{ for } t_{PZL}$<br>$V_{LOAD} = 0 \text{ V for } t_{PZH}$                 | V+ = 2.3 to 2.7 V    | Room<br>Full                   |                  | 5.9<br>6.2       |                  |      |  |
| Output Enable Time <sup>f</sup>                       | t <sub>PZL</sub> /t <sub>PZH</sub> |                                                                                                         | V+ = 3.0 to 3.6 V    | Room<br>Full                   |                  | 4.1<br>4.5       |                  |      |  |
|                                                       |                                    |                                                                                                         | V+ = 4.5 to 5.5 V    | Room<br>Full                   |                  | 2.6<br>2.9       |                  | ns   |  |
| Output Disable Time <sup>f</sup> t <sub>PLZ</sub>     |                                    | $V_{LOAD} = 2 \times V + \text{ for } t_{PLZ}$<br>$V_{LOAD} = 0 \text{ V for } t_{PHZ}$                 | V+ = 2.3 to 2.7 V    | Room<br>Full                   |                  | 5.9<br>6.2       |                  |      |  |
|                                                       | t <sub>PLZ</sub> /t <sub>PHZ</sub> |                                                                                                         | V+ = 3.0 to 3.6 V    | Room<br>Full                   |                  | 4.1<br>4.5       |                  |      |  |
|                                                       |                                    |                                                                                                         | V+ = 4.5 to 5.5 V    | Room<br>Full                   |                  | 2.6<br>2.9       |                  |      |  |
|                                                       |                                    | V+ = 2.3 to 2.7 V                                                                                       |                      | Full                           | 0.5              |                  |                  |      |  |
| Break-Before-Make Timed                               | t <sub>BBM</sub>                   | V+ = 3.0 to 3.65 V                                                                                      |                      | Full                           | 0.5              |                  |                  | 1    |  |
|                                                       |                                    | V+ = 4.5 to 5.5 V                                                                                       |                      | Full                           | 0.5              |                  |                  |      |  |
| Observed to be a strong d                             | Q                                  | $C_L = 0.1 \text{ nF}, V_{GEN} = 0 \text{ V}$                                                           | V+ = 5 V             | Room                           |                  | 7                |                  | 200  |  |
| Charge Injection <sup>d</sup>                         |                                    | $R_{GEN} = 0 \Omega$                                                                                    | V+ = 3.3 V           | Room                           |                  | 3                |                  | рC   |  |
| <b>Analog Switch Characteristic</b>                   | s                                  |                                                                                                         |                      | •                              |                  | ·                | •                |      |  |
| Off Isolation <sup>d</sup>                            | OIRR                               | VI = 5 V P. = 50                                                                                        | . O. f = 10 M⊟z      | Room                           |                  | - 57.6           |                  | dB   |  |
| Crosstalk <sup>d</sup>                                | X <sub>TALK</sub>                  | V+ = 5 V, $R_L$ = 50 Ω, f = 10 MHz                                                                      |                      | Room                           |                  | - 58.7           |                  | ] ub |  |
| - 3 db Bandwidth <sup>d</sup>                         | BW                                 | $R_L = 50 \Omega$                                                                                       |                      | Room                           |                  | 250              |                  | MHz  |  |
| Capacitance                                           |                                    |                                                                                                         |                      |                                |                  |                  |                  |      |  |
| Control Pin Capacitance <sup>d</sup>                  | C <sub>IN</sub>                    | V+ = 0 V                                                                                                |                      | Room                           |                  | 4.9              |                  |      |  |
| B Port Off Capacitance <sup>d</sup>                   | C <sub>IO-B</sub>                  |                                                                                                         |                      | Room                           |                  | 6.5              |                  | pF   |  |
| A Port Capacitance When<br>Switch Enable <sup>d</sup> | C <sub>IO-A(on)</sub>              | V+ = 5 V                                                                                                |                      | Room                           |                  | 18.5             |                  | יין  |  |

#### Notes:

- a. Room = 25 °C, Full = as determined by the operating suffix.
- b. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
- c. Typical values are for design aid only, not guaranteed nor subject to production testing.
- d. Guarantee by design, nor subjected to production test.
- e. V<sub>IN</sub> = input voltage to perform proper function.
- f. Guaranteed by design and not production tested. The bus switch propagation delay is a function of the RC time constant contributed by the on-resistance and the specified load capacitance with an ideal voltage source (zero output impedance) driving the switch.

Document Number: 73361 www.vishav.com

# VISHAY.

### LOGIC DIAGRAM (POSITIVE LOGIC)



Figure 1.

### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted





www.vishav.com Document Number: 73361



### **AC LOADING AND WAVEFORMS**



| TEST                                                                                                     | SW                             |
|----------------------------------------------------------------------------------------------------------|--------------------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> t <sub>PLZ</sub> /t <sub>PZL</sub> t <sub>PHZ</sub> /t <sub>PZH</sub> | Open<br>V <sub>LD</sub><br>GND |

Figure 2. AC Test Circuit



**Propagation Delay Times** 

Figure 3. AC Waveforms

- a. C<sub>L</sub> includes probe and jig capacitance.
- b. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
- c. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- d. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50~\Omega$ .
- e. The outputs are measured one at a time with one transition per measurement.
- f.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- g. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>dis</sub>.
- h.  $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  are the same as  $t_{\text{dis}}$ .
- i.  $V_{LD} = 2 V+$ .

Document Number: 73361 www.vishav.com

# VISHAY.

### **TEST CIRCUITS**



C<sub>L</sub> (includes fixture and stray capacitance)

Figure 4. Break-Before-Make Interval



Figure 5. Charge Injection



Figure 6. Off-Isolation

Figure 7. Channel Off/On Capacitance

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?73361">http://www.vishay.com/ppg?73361</a>.

www.vishav.com Document Number: 73361



Vishay

### **Disclaimer**

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.

Document Number: 91000 www.vishay.com