# 捷多邦,专业PCB打样工厂,24小时加急出货

April 2006

# National Semiconductor

# DS92CK16 3V BLVDS 1 to 6 Clock Buffer/Bus Transceiver

# **General Description**

The DS92CK16 1 to 6 Clock Buffer/Bus Transceiver is a one to six CMOS differential clock distribution device utilizing Bus Low Voltage Differential Signaling (BLVDS) technology. This clock distribution device is designed for applications requiring ultra low power dissipation, low noise, and high data rates. The BLVDS side is a transceiver with a separate channel acting as a return/source clock.

The DS92CK16 accepts LVDS (300 mV typical) differential input levels, and translates them to 3V CMOS output levels. An output enable pin  $\overline{\text{OE}}$ , when high, forces all CLK<sub>OUT</sub> pins high.

The device can be used as a source synchronous driver. The selection of the source driving is controlled by the CrdCLK<sub>IN</sub> and  $\overline{\text{DE}}$  pins. This device can be the master clock, driving the inputs of other clock I/O pins in a multipoint environment. Easy master/slave clock selection is achieved along a backplane.

#### **Features**

- Master/Slave clock selection in a backplane application
- 125 MHz operation (typical)
- 100 ps duty cycle distortion (typical)
- 50 ps channel to channel skew (typical)
- 3.3V power supply design
- Glitch-free power on at CLKI/O pins
- Low Power design (20 mA @ 3.3V static)
- Accepts small swing (300 mV typical) differential signal levels
- Industrial temperature operating range (-40°C to +85°C)
- Available in 24-pin TSSOP Packaging

# Function Diagram and Truth Table

#### **Receive Mode Truth Table**

| INPUT |                                             |   | OUTPUT      |   |
|-------|---------------------------------------------|---|-------------|---|
| OE    | DE CrdCLK <sub>IN</sub> (CLKI/O+)-(CLKI/O-) |   | CLKOUT      |   |
| Н     | Н                                           | Х | Х           | Н |
| L     | Н                                           | Х | VID≥ 0.07V  | Н |
| L     | Н                                           | Х | VID≤ -0.07V | L |

L = Low Logic State H = High Logic State

H = High Logic SX = Irrelevant

7 = TRI-STATE

#### Driver Mode Truth Table

| INPUT |    |   | OUTPUT   |                    |   |  |  |
|-------|----|---|----------|--------------------|---|--|--|
| OE    | DE |   | CLK/I/O+ | CLK <sub>OUT</sub> |   |  |  |
| L     | L  | L | L        | Н                  | L |  |  |
| L     | L  | Н | Н        | L                  | Н |  |  |
| Н     | L  | L | L        | Н                  | Н |  |  |
| Н     | L  | Н | Н        | L                  | Н |  |  |
| Н     | Н  | Х | Z        | Z                  | Н |  |  |

ial signal to +85°C)

# **Connection Diagram**



Order Number DS92CK16TMTC See NS Package Number MTC24

# **TSSOP Package Pin Descriptions**

| Pin Name             | Pin #                  | Туре   | Description                                                                                                           |
|----------------------|------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|
| CLKI/O+              | 6                      | I/O    | True (Positive) side of the differential clock input.                                                                 |
| CLKI/O-              | 7                      | I/O    | Complementary (Negative) side of the differential clock input.                                                        |
| ŌĒ                   | 2                      | I      | OE; this pin is active Low. When High, this pin forces all CLK <sub>OUT</sub> pins                                    |
|                      |                        |        | High. When Low, $CLK_{OUT}$ pins logic state is determined by either the                                              |
|                      |                        |        | CrdCLK <sub>IN</sub> or the VID at the CLK/I/O pins with respect to the logic level                                   |
|                      |                        |        | at the $\overline{\text{DE}}$ pin. This pin has a weak pullup device to $V_{\text{CC}}.$ If $\overline{\text{OE}}$ is |
|                      |                        |        | floating, then all CLK <sub>OUT</sub> pins will be High.                                                              |
| DE                   | 11                     | I      | DE; this pin is active LOW. When Low, this pin enables the                                                            |
|                      |                        |        | CardCLK <sub>IN</sub> signal to the CLKI/O pins and $CLK_{OUT}$ pins. When High,                                      |
|                      |                        |        | the Driver is TRI-STATE®, the CLKI/O pins are inputs and determine                                                    |
|                      |                        |        | the state of the $CLK_{OUT}$ pins. This pin has a weak pullup device to                                               |
|                      |                        |        | $V_{CC}$ . If $\overline{DE}$ is floating, then CLKI/O pins are TRI-STATE.                                            |
| CLKOUT               | 13, 15, 17, 19, 21, 23 | 0      | 6 Buffered clock (CMOS) outputs.                                                                                      |
| CrdCLK <sub>IN</sub> | 9                      | I      | Input clock from Card (CMOS level or TTL level).                                                                      |
| V <sub>cc</sub>      | 16, 20, 24             | Power  | $V_{CC}$ ; Analog $V_{CCA}$ (Internally separate from $V_{CC}$ , connect externally or                                |
|                      |                        |        | use separate power supplies). No special power sequencing required.                                                   |
|                      |                        |        | Either $V_{\rm CCA}$ or $V_{\rm CC}$ can be applied first, or simultaneously apply both                               |
|                      |                        |        | power supplies.                                                                                                       |
| GND                  | 1, 12, 14, 18, 22      | Ground | GND                                                                                                                   |
| V <sub>CCA</sub>     | 4                      | Power  | Analog $V_{CCA}$ (Internally separate from $V_{CC}$ , connect externally or use                                       |
|                      |                        |        | separate power supplies). No special power sequencing required.                                                       |
|                      |                        |        | Either $V_{CCA}$ or $V_{CC}$ can be applied first, or simultaneously apply both                                       |
|                      |                        |        | power supplies.                                                                                                       |
| GNDA                 | 5, 8                   | Ground | Analog Ground (Internally separate from Ground must be connected                                                      |
|                      |                        |        | externally).                                                                                                          |
| NC                   | 3, 10                  |        | No Connects                                                                                                           |

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                                         | -0.3V to +4V                      |
|---------------------------------------------------------------------------|-----------------------------------|
| Enable Input Voltage                                                      |                                   |
| $(\overline{\text{DE}}, \overline{\text{OE}}, \text{CrdCLK}_{\text{IN}})$ | -0.3V to +4V                      |
| Voltage (CLK <sub>OUT</sub> )                                             | –0.3V to (V <sub>CC</sub> + 0.3V) |
| Voltage (CLKI/O±)                                                         | -0.3V to +4V                      |
| Driver Short Circuit Current                                              | momentary                         |
| Receiver Short Circuit Current                                            | momentary                         |
| Maximum Package Power Dissi                                               | pation at +25°C                   |
| TSSOP Package                                                             | 1500 mW                           |
| Derate TSSOP Package                                                      | 8.2 mW/°C above +25°C             |
| θ <sub>JA</sub>                                                           | 95°C/W                            |
| $\theta_{JC}$                                                             | 30°C/W                            |

| Storage Temperature Range | –65°C to +150°C |
|---------------------------|-----------------|
| Lead Temperature Range    |                 |
| (Soldering, 4 sec.)       | 260°C           |
| ESD Ratings: HBM (Note 2) | >3000V          |
| CDM (Note 2)              | >1000V          |
| Machine Model (Note 2)    | >200V           |

# Recommended Operating Conditions

|                                             | Min  | Тур  | Мах          | Units |
|---------------------------------------------|------|------|--------------|-------|
| Supply Voltage ( $V_{CC}$ )                 | +3.0 | +3.3 | +3.6         | V     |
| $CrdCLK_{IN}, \overline{DE}, \overline{OE}$ |      |      |              |       |
| Input Voltage                               | 0    |      | $V_{\rm CC}$ | V     |
| Operating Free Air                          |      |      |              |       |
| Temperature (T <sub>A</sub> )               | -40  | 25   | +85          | °C    |

# **DC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified (Notes 3, 4).

| Symbol            | Parameter                                             | Conditions                                                                                                   | Pin                             | Min                  | Тур  | Max              | Units |
|-------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------|------|------------------|-------|
| V <sub>TH</sub>   | Input Threshold High                                  |                                                                                                              | CLKI/O+,                        |                      | 25   | +70              | mV    |
| V <sub>TL</sub>   | Input Threshold Low                                   |                                                                                                              | CLKI/O-                         | -70                  | -35  |                  | mV    |
| VCMR              | Common Mode Voltage<br>Range (Note 5)                 | VID = 250 mV pk to pk                                                                                        | *                               | IVIDI/2              |      | 2.4 -<br> VID /2 | V     |
| I <sub>IN</sub>   | Input Current                                         | $V_{IN} = 0V$ to $V_{CC}$ , $\overline{DE} = V_{CC}$ , $\overline{OE} = V_{CC}$ , Other Input = 1.2V ± 50 mV | *                               | -20                  | ±5   | +20              | μA    |
| V <sub>OH1R</sub> | Output High Voltage                                   | VID = 250 mV, I <sub>OH</sub> = -1.0 mA                                                                      | CLK <sub>OUT</sub>              | V <sub>CC</sub> -0.4 | 2.9  |                  | V     |
| V <sub>OH2R</sub> | Output High Voltage                                   | VID = 250 mV, I <sub>OH</sub> = -6 mA                                                                        | •                               | V <sub>CC</sub> -0.8 | 2.5  |                  | V     |
| V <sub>OL1R</sub> | Output Low Voltage                                    | I <sub>OL</sub> = 1.0 mA, VID = -250 mV                                                                      | •                               |                      | 0.06 | 0.3              | V     |
| V <sub>OL2R</sub> | Output Low Voltage                                    | I <sub>OL</sub> = 6 mA, VID = -250 mV                                                                        |                                 | 0                    |      | 0.4              | V     |
| I <sub>ODHR</sub> | CLK <sub>OUT</sub> Dynamic Output<br>Current (Note 6) | $VID = +250 \text{ mV}, \text{ V}_{OUT} = \text{V}_{CC}-1\text{V}$                                           |                                 | -8                   | -16  | -30              | mA    |
| I <sub>ODLR</sub> | CLK <sub>OUT</sub> Dynamic Output<br>Current (Note 6) | $VID = -250 \text{ mV}, V_{OUT} = 1V$                                                                        | *                               | 10                   | 21   | 35               | mA    |
| V <sub>IH</sub>   | Input High Voltage                                    |                                                                                                              | DE, OE,                         | 2.0                  |      | V <sub>cc</sub>  | V     |
| V <sub>IL</sub>   | Input Low Voltage                                     |                                                                                                              | CrdCLK <sub>IN</sub>            | GND                  |      | 0.8              | V     |
| I <sub>IH</sub>   | Input High Current                                    | $V_{IN} = V_{CC} \text{ or } 2.4 \text{V}$                                                                   | OE, DE                          | -10                  | -2   | +10              | μA    |
| I <sub>IL</sub>   | Input Low Current                                     | V <sub>IN</sub> = GND or 0.4V                                                                                |                                 | -20                  | -5   | +20              | μA    |
| IINCRD            | Input Current                                         | $V_{IN} = 0V$ to $V_{CC}$ , $\overline{OE} = V_{CC}$                                                         | CrdCLK <sub>IN</sub>            | -5                   |      | +5               | μΑ    |
| V <sub>CL</sub>   | Input Voltage Clamp                                   | I <sub>OUT</sub> = -1.5 mA                                                                                   | OE, DE,<br>CrdCLK <sub>IN</sub> | -0.8                 |      |                  | V     |

#### DC Electrical Characteristics (Continued) Over Supply Voltage and Operating Temperature ranges, unless otherwise specified (Notes 3, 4). Symbol Conditions Pin Min Units Parameter Max Тур $I_{CC}$ No Load Supply Current $\overline{OE} = \overline{DE} = 0V$ , V<sub>cc</sub> Outputs Enabled, No VID $CrdCLK_{IN} = V_{CC}$ or GND, 13 mΑ Applied CLKI/O (±) = Open CLK<sub>OUT</sub> (0:5) = Open Circuit $I_{CC1}$ No Load Supply Current $\overline{OE} = GND$ Outputs Enabled, VID $\overline{\text{DE}} = V_{\text{CC}}$ $CrdCLK_{IN} = V_{CC} \text{ or } GND,$ over Common Mode 10 mΑ Voltage Range VID = 250 mV (0.125V VCM 2.275V), CLK<sub>OUT</sub> (0:5) = Open Circuit $\overline{\mathsf{DE}} = \overline{\mathsf{OE}} = \mathsf{0V},$ Driver Loaded Supply $I_{CCD}$ Current $CrdCLK_{IN} = V_{CC}$ or GND, $R_L = 37.5\Omega$ between CLKI/O+ and 20 25 mA CLKI/O-, CLK<sub>OUT</sub> (0:5) = Open Circuit $V_{\rm OD}$ Driver Output Differential $R_L = 37.5\Omega$ , Figure 5 CLKI/O+, 250 350 450 mV $\overline{DE} = 0V$ Voltage CLKI/O-Driver V<sub>OD</sub> Magnitude $\Delta V_{OD}$ 10 20 mV Change V $V_{OS}$ Driver Offset Voltage 1.1 1.29 1.5 Driver Offset Voltage $\Delta V_{OS}$ 5 20 mV Magnitude Change VOHD **Driver Output High** 1.35 V 1.8 V $V_{OLD}$ Driver Output Low 0.80 1.05 $CrdCLK_{IN} = V_{CC} \text{ or GND, VOD} =$ Driver Differential Short I<sub>OS1D</sub> Circuit Current (Note 6) 0V, (outputs shorted together) 1301 1501 mΑ $\overline{DE} = 0V$ $CrdCLK_{IN} = GND, \overline{DE} = 0V,$ Driver Output Short I<sub>OS2D</sub> $CLKI/O+ = V_{CC}$ Circuit Current to V<sub>CC</sub> 36 70 mΑ (Note 6) **Driver Output Short** $CrdCLK_{IN} = V_{CC}, \overline{DE} = 0V,$ I<sub>OS3D</sub> Circuit Current to V<sub>CC</sub> $CLKI/O - = V_{CC}$ 34 70 mΑ (Note 6) Driver Output Short $CrdCLK_{IN} = V_{CC}, \overline{DE} = 0V,$ I<sub>OS4D</sub> CLKI/O+ = 0VCircuit Current to GND -70 -47 mΑ (Note 6) $CrdCLK_{IN} = GND, \overline{DE} = 0V,$ **Driver Output Short** I<sub>OS5D</sub> Circuit Current to GND CLKI/O- = 0V-50 -70 mΑ (Note 6) Power Off Leakage $I_{OFF}$ $V_{CC} = 0V$ or Open, ±20 μA Current $V_{APPLIED} = 3.6V$

| Symbol              | Parameter                                                                             | Conditions                                      | Min | Тур  | Max | Units |
|---------------------|---------------------------------------------------------------------------------------|-------------------------------------------------|-----|------|-----|-------|
| -                   |                                                                                       | 1                                               |     |      |     |       |
| t <sub>PHLDR</sub>  | Differential Propagation Delay High to Low. CLKI/O to                                 | C <sub>L</sub> = 15 pF                          | 1.0 | 0.0  | 2.0 |       |
|                     | CLK <sub>OUT</sub>                                                                    | VID = 250 mV                                    | 1.3 | 2.8  | 3.8 | ns    |
| t <sub>PLHDR</sub>  | Differential Propagation Delay Low to High. CLKI/O to CLK <sub>OUT</sub>              | Figures 1, 2                                    | 1.3 | 2.9  | 3.8 | ns    |
| t <sub>sk1R</sub>   | Duty Cycle Distortion(Note 10)<br>(pulse skew)<br> t <sub>PLH</sub> -t <sub>PHL</sub> |                                                 |     | 100  | 400 | ps    |
| t <sub>sk2R</sub>   | Channel to Channel Skew; Same Edge (Note 11)                                          |                                                 |     | 30   | 80  | ps    |
| t <sub>SK3R</sub>   | Part to Part Skew (Note 12)                                                           |                                                 |     |      | 2.5 | ns    |
| t <sub>TLHR</sub>   | Transition Time Low to High (Note 9)<br>(20% to 80%)                                  |                                                 | 0.4 | 1.4  | 2.4 | ns    |
| t <sub>THLR</sub>   | Transition Time High to Low(Note 9)<br>(80% to 20%)                                   |                                                 | 0.4 | 1.3  | 2.2 | ns    |
| t <sub>PLHOER</sub> | Propagation Delay Low to High<br>( OEto CLK <sub>OUT</sub> )                          | C <sub>L</sub> = 15 pF<br><i>Figures 3, 4</i>   | 1.0 | 3    | 4.5 | ns    |
| t <sub>PHLOER</sub> | Propagation Delay High to Low<br>(OE to CLK <sub>OUT</sub> )                          |                                                 | 1.0 | 3    | 4.5 | ns    |
| f <sub>MAX</sub>    | Maximum Operating Frequency (Note 15)                                                 |                                                 | 100 | 125  |     | MHz   |
| DIFFEREN            | TIAL DRIVER TIMING REQUIREMENTS                                                       |                                                 |     |      | -   |       |
| t <sub>PHLDD</sub>  | Differential Propagation Delay High to Low. $\mbox{CrdCLK}_{\rm IN}$ to CLKI/O        | $C_L = 15 \text{ pF}$<br>$R_L = 37.5\Omega$     | 0.5 | 1.8  | 2.5 | ns    |
| t <sub>PLHDD</sub>  | Differential Propagation Delay Low to High. $\mbox{CrdCLK}_{\rm IN}$ to CLKI/O        | Figures 6, 7                                    | 0.5 | 1.8  | 2.5 | ns    |
| t <sub>PHLCrd</sub> | $CrdCLK_{IN}$ to $CLK_{OUT}$ Propagation Delay High to Low                            | C <sub>L</sub> = 15 pF                          | 2.0 | 4.5  | 6.0 | ns    |
| t <sub>PLHCrd</sub> | $CrdCLK_{IN}$ to $CLK_{OUT}$ Propagation Delay Low to High                            | Figures 8, 9                                    | 2.0 | 4.5  | 6.0 | ns    |
| t <sub>SK1D</sub>   | Duty Cycle Distortion (pulse skew)<br>It <sub>PLH</sub> -t <sub>PHL</sub> I (Note 13) |                                                 |     |      | 600 | ps    |
| t <sub>SK2D</sub>   | Differential Part-to-Part Skew (Note 14)                                              |                                                 |     |      | 2.0 | ns    |
| t <sub>TLHD</sub>   | Differential Transition Time (Note 9)<br>(20% to 80%)                                 |                                                 | 0.4 | 0.75 | 1.4 | ns    |
| t <sub>THLD</sub>   | Differential Transition Time (Note 9)<br>(80% to 20%)                                 |                                                 | 0.4 | 0.75 | 1.4 | ns    |
| t <sub>PHZD</sub>   | Transition Time High to TRI-STATE. DE to CLKI/O                                       |                                                 |     |      | 10  | ns    |
| t <sub>PLZD</sub>   | Transition Time Low to TRI-STATE. DE to CLKI/O                                        | $V_{IN} = 0V$ to $V_{CC}$                       |     |      | 10  | ns    |
| t <sub>PZHD</sub>   | Transition Time TRI-STATE to High. DE to CLKI/O                                       | C <sub>L</sub> = 15 pF,                         |     |      | 32  | ns    |
| t <sub>PZLD</sub>   | Transition Time TRI-STATE to Low. DE to CLKI/O                                        | R <sub>L</sub> = 37.5Ω<br><i>Figures 10, 11</i> |     |      | 32  | ns    |
| f <sub>MAX</sub>    | Maximum Operating Frequency (Note 15)                                                 |                                                 | 100 | 125  |     | MHz   |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. These ratings are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

Note 2: ESD Rating: ESD qualification is performed per the following: HBM (1.5 kΩ, 100 pF), Machine Model (250V, 0Ω), IEC 1000-4-2. All VCC pins connected together, all ground pins connected together.

Note 3: Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except VID, VOD, VTH, and VTL.

Note 4: All typicals are given for:  $V_{CC}$  = +3.3V and  $T_A$  = +25  $^\circ C.$ 

Note 5: The VCMR range is reduced for larger VID. Example: If VID=400 mV, then VCMR is 0.2V to 2.2V A VID up to  $|V_{CC}-0V|$  may be applied between the CLKI/O+ and CLKI/O- inputs, with the Common Mode set to  $V_{CC}/2$ .

Note 6: Only one output should be momentarily shorted at a time. Do not exceed package power dissipation rating.

Note 7:  $C_L$  includes probe and fixture capacitance.

**Note 8:** Generator waveform for all tests unless otherwise specified: f = 25 MHz,  $Zo = 50\Omega$ ,  $t_r = 1$  ns,  $t_f = 1$  ns (10%-90%). To ensure fastest propagation delay and minimum skew, clock input edge rates should not be slower than 1 ns/V; control signals not slower than 3 ns/V. In general, the faster the input edge rate, the better the AC performance.

Note 9: All device output transition times are based on characterization measurements and are guaranteed by design.

### Switching Characteristics (Continued)

Note 10:  $t_{SK1R}$  is the difference in receiver propagation delay ( $t_{PLH}-t_{PHL}$ ) of one device, and is the duty cycle distortion of the output at any given temperature and  $V_{CC}$ . The propagation delay specification is a device to device worst case over process, voltage and temperature.

Note 11: t<sub>SK2R</sub> is the difference in receiver propagation delay between channels in the same device of any outputs switching in the same direction. This parameter is guaranteed by design and characterization.

Note 12: t<sub>SK3R</sub>, part-to-part skew, is the difference in receiver propagation delay between devices of any outputs switching in the same direction. This specification applies to devices over recommended operating temperature and voltage ranges, and across process distribution. T<sub>SK3R</sub> is defined as Max–Min differential propagation delay.This parameter is guaranteed by design and characterization.

Note 13:  $t_{SK1D}$  is the difference in driver propagation delay ( $|t_{PLH}-t_{PHL}|$ ) and is the duty cycle distortion of the CLKI/O outputs.

Note 14: t<sub>SK2D</sub> part-to-part skew, is the difference in driver propagation delay between devices of any outputs switching in the same direction. This specification applies to devices over recommended operating temperature and voltage ranges, and across process distribution. t<sub>SK2D</sub> is defined as Max-Min differential propagation delay.

Note 15: Generator input conditions:  $t_r/t_f < 1$  ns, 50% duty cycle, differential (1.10V to 1.35V pk-pk). Output Criteria: 60%/40% duty cycle,  $V_{OL}(max)$  0.4V,  $V_{OH}(min)$  2.7V, Load = 7 pF (stray plus probes).

# Parameter Measurement Information



#### FIGURE 1. Receiver Propagation Delay and Transition Time Test Circuit



Generator waveform for all test unless otherwise specified: f = 25 MHz, 50% Duty Cycle, Zo =  $50\Omega$ ,  $t_{TLH}$  = 1 ns,  $t_{THL}$  = 1 ns.





#### Parameter Measurement Information (Continued) ŌE $v_{\rm CC}$ 50% 50% 0٧ $\mathsf{t}_{\mathsf{PHLOER}}$ t<sub>PLHOER</sub> $v_{\rm OH}$ CLK<sub>OUT</sub> S1- = 1.2V 50% 50% S1+ = 0.95VV<sub>OL</sub> V<sub>OH</sub> S1 - = 0.95VS1 + = 1.2V10108206

FIGURE 4. Output Enable (OE) Delay Waveforms









# Parameter Measurement Information (Continued)



FIGURE 7. Driver Propagation Delay and Transition Time Waveforms









DS92CK16

## Parameter Measurement Information (Continued)



#### FIGURE 10. Driver TRI-STATE Test Circuit





# **Applications Information**

General application guidelines and hints for BLVDS/LVDS transceivers, drivers and receivers may be found in the following application notes: LVDS Owner's Manual (lit #550062-001), AN805, AN807, AN808, AN903, AN905, AN916, AN971, AN977.

BLVDS drivers and receivers are intended to be used in a differential backplane configuration. Transceivers or receivers are connected to the driver through a balanced media such as differential PCB traces. Typically, the characteristic differential impedance of the media (Zo) is in the range of  $50\Omega$  to $100\Omega$ . Two termination resistors of Zo $\Omega$  each are placed at the ends of the transmission line backplane. The termination resistor converts the current sourced by the driver into a voltage that is detected by the receiver. The effects of mid-stream connector(s), cable stub(s), and other impedance discontinuities as well as ground shifting, noise margin limits, and total termination loading must be taken into account.

The DS92CK16 differential line driver is a balanced current source design. A current mode driver, generally speaking has a high output impedance (100 ohms) and supplies a constant current for a range of loads (a voltage mode driver on the other hand supplies a constant voltage for a range of loads). Current is switched through the load in one direction to produce a logic state and in the other direction to produce the other logic state. The output current is typically 9.330 mA. The current changes as a function of load resistor. The current mode requires (as discussed above) that a resistive termination be employed to terminate the signal and to complete the loop. Unterminated configurations are not allowed. The 9.33 mA loop current will develop a differential voltage of about 350mV across 37.5 $\Omega$  (double terminated 75 $\Omega$  differential transmission backplane) effective resistance, which the receiver detects with a 280 mV minimum differential noise margin neglecting resistive line losses (driven signal minus receiver threshold (350 mV - 70 mV = 280 mV)). The signal is centered around +1.2V (Driver Offset, VOS) with respect to ground. Note that the steady-state voltage (V<sub>SS</sub>) peak-to-peak swing is twice the differential voltage ( $V_{OD}$ ) and is typically 700 mV.

The current mode driver provides substantial benefits over voltage mode drivers, such as an RS-422 driver. Its quiescent current remains relatively flat versus switching frequency. Whereas the RS-422 voltage mode driver increases exponentially in most case between 20 MHz–50 MHz. This is due to the overlap current that flows between the rails of the device when the internal gates switch. Whereas the current mode driver switches a fixed current between its output without any substantial overlap current. This is similar to some ECL and PECL devices, but without the heavy static I<sub>CC</sub> requirements of the ECL/PECL designs. LVDS requires > 80% less current than similar PECL devices. AC specifications for the driver are a tenfold improvement over other existing RS-422 drivers.

The TRI-STATE function allows the driver outputs to be disabled, thus obtaining an even lower power state when the transmission of data is not required.

#### POWER DECOUPLING RECOMMENDATIONS

Bypass capacitors must be used on power pins. High frequency ceramic (surface mount is recommended)  $0.1\mu$ F in parallel with  $0.01\mu$ F, in parallel with  $0.001\mu$ F at the power supply pin as well as scattered capacitors over the printed circuit board. Multiple vias should be used to connect the

decoupling capacitors to the power planes. A  $4.7\mu$ F (35V) or greater solid tantalum capacitor should be connected at the power entry point on the printed circuit board.

#### PC BOARD CONSIDERATIONS

Use at least 4 PCB layers (top to bottom); BLVDS signals, ground, power, TTL signals.

Isolate TTL signals from BLVDS signals, otherwise the TTL may couple onto the BLVDS lines. It is best to put TTL and BLVDS signals on different layers which are isolated by a power/ground plane(s).

Keep drivers and receivers as close to the (BLVDS port side) connectors as possible to create short stub lengths.

#### DIFFERENTIAL TRACES

Use controlled impedance traces which match the differential impedance of your transmission medium (ie. backplane or cable) and termination resistor(s). Run the differential pair trace lines as close together as possible as soon as they leave the IC . This will help eliminate reflections and ensure noise is coupled as common-mode. In fact, we have seen that differential signals which are 1mm apart radiate far less noise than traces 3mm apart since magnetic field cancellation is much better with the closer traces. Plus, noise induced on the differential lines is much more likely to appear as common-mode which is rejected by the receiver.

Match electrical lengths between traces to reduce skew. Skew between the signals of a pair means a phase difference between signals which destroys the magnetic field cancellation benefits of differential signals and EMI will result. (Note the velocity of propagation, v = c/Er where c (the speed of light) = 0.2997mm/ps or 0.0118 in/ps). Do not rely solely on the autoroute function for differential traces. Carefully review dimensions to match differential impedance and provide isolation for the differential lines. Minimize the number or vias and other discontinuities on the line.

Avoid 90° turns (these cause impedance discontinuities). Use arcs or  $45^\circ$  bevels.

Within a pair of traces, the distance between the two traces should be minimized to maintain common-mode rejection of the receivers. On the printed circuit board, this distance should remain constant to avoid discontinuities in differential impedance. Minor violations at connection points are allowable.

#### STUB LENGTH

Stub lengths should be kept to a minimum. The typical transition time of the DS92CK16 BLVDS output is 0.75ns (20% to 80%). The 100 percent time is 0.75/0.6 or 1.25ns. For a general approximation, if the electrical length of a trace is greater than 1/5 of the transition edge, then the trace is considered a transmission line. For example, 1.25ns/5 is 250 picoseconds. Let velocity equal 160ps per inch for a typical loaded backplane. Then maximum stub length is 250ps/160ps/in or 1.56 inches. To determine the maximum stub for your backplane, you need to know the propagation velocity for the actual conditions (refer to application notes AN– 905 and AN–808).

#### TERMINATION

Use a resistor which best matches the differential impedance of your loaded transmission line. Remember that the current mode outputs need the termination resistor to generate the differential voltage. BLVDS will not work without resistor termination.

# Applications Information (Continued)

Surface mount 1% to 2% resistors are best.

#### PROBING BLVDS TRANSMISSION LINES

Always use high impedance (>  $100k\Omega$ ), low capacitance (< 2pF) scope probes with a wide bandwidth (1GHz) scope. Improper probing will give deceiving results.

#### CABLES AND CONNECTORS, GENERAL COMMENTS

Use controlled impedance media. The connectors you use should have a matched differential impedance of about Zo  $\Omega$ . They should not introduce major impedance discontinuities.

Balanced cables (e.g. twisted pair) are usually better than unbalanced cables (ribbon cable, simple coax.) for noise reduction and signal quality. Balanced cables tend to generate less EMI due to field canceling effects and also tend to pick up electromagnetic radiation a common-mode (not differential mode) noise which is rejected by the receiver. For cable distances < 0.5M, most cables can be made to work effectively. For distances  $0.5M \le d \le 10M$ , CAT 3 (category 3) twisted pair cable works well, is readily available and relatively inexpensive.

# DS92CK16



Français Tel: +33 (0) 1 41 91 8790

www.national.com