# 捷多邦,专业PCB打样工厂,24小时加急出货



SEMICONDUCTOR

September 2007

tm

# FDC637BNZ N-Channel 2.5V Specified PowerTrench<sup>®</sup> MOSFET **20V, 6.2A, 24m**Ω **Features**

- Max r<sub>DS(on)</sub> = 24mΩ at V<sub>GS</sub> = 4.5V, I<sub>D</sub> = 6.2A
- Max r<sub>DS(on)</sub> = 32mΩ at V<sub>GS</sub> = 2.5V, I<sub>D</sub> = 5.2A = 5
- Fast switching speed
- Low gate charge (8nC typical)
- High performance trench technology for extremely low r<sub>DS(on)</sub>
- SuperSOT<sup>™</sup>-6 package: small footprint (72% smaller than standard SO-8; low profile (1mm thick)
- HBM ESD protection level > 2kV typical (Note 3)
- Manufactured using green packaging material
- Halide-Free
- RoHS Compliant

# **General Description**

This N-Channel 2.5V specified MOSFET is produced using Fairchild Semiconductor's advanced PowerTrench® process that has been especially tailored to minimize the on-state resistance and yet maintain low gate charge for superior switching performance.

These devices have been designed to offer exceptional power dissipation in a very small footprint compared with bigger SO-8 WWW.DZSC.COM and TSSOP-8 packages.

# Applications

- DC DC Conversion
- Load switch
- Battery Protection



### MOSFET Maximum Ratings TA= 25°C unless otherwise noted

| Symbol                            | Parameter                                        |                       |             | Ratings | Units |  |
|-----------------------------------|--------------------------------------------------|-----------------------|-------------|---------|-------|--|
| V <sub>DS</sub>                   | Drain to Source Voltage                          |                       | A De Carel  | 20      | V     |  |
| V <sub>GS</sub>                   | Gate to Source Voltage                           | -                     |             | ±12     | V     |  |
| I <sub>D</sub>                    | Drain Current -Continuous                        | T <sub>A</sub> = 25°C | (Note 1a)   | 6.2     | •     |  |
|                                   | -Pulsed                                          | FU EN D               |             | 20      | — A   |  |
| P <sub>D</sub>                    | Power Dissipation                                | T <sub>A</sub> = 25°C | (Note 1a)   | 1.6     | 14/   |  |
|                                   | Power Dissipation                                | T <sub>A</sub> = 25°C | (Note 1b)   | 0.8     | W     |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                       | -55 to +150 | °C      |       |  |

### **Thermal Characteristics**

| R <sub>0JA</sub> | Thermal Resistance, Junction to Ambient | (Note 1a) | 78  | °C/W |
|------------------|-----------------------------------------|-----------|-----|------|
| $R_{\thetaJA}$   | Thermal Resistance, Junction to Ambient | (Note 1b) | 156 | C/vv |

### Package Marking and Ordering Information

| Device Marking | Device    | Package | Reel Size | Tape Width | Quantity   |
|----------------|-----------|---------|-----------|------------|------------|
| 637Z           | FDC637BNZ | SSOT6   | 7"        | 8mm        | 3000 units |

| Symbol                              | Parameter                                                   | Test Conditions                                                             | Min | Тур | Max | Units         |  |
|-------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|---------------|--|
| Off Chara                           | cteristics                                                  |                                                                             |     |     |     |               |  |
| BV <sub>DSS</sub>                   | Drain to Source Breakdown Voltage                           | I <sub>D</sub> = 250μA, V <sub>GS</sub> = 0V                                | 20  |     |     | V             |  |
| $\Delta BV_{DSS}$<br>$\Delta T_J$   | Breakdown Voltage Temperature<br>Coefficient                | $I_D = 250 \mu A$ , referenced to $25^{\circ}C$                             |     | 10  |     | mV/°C         |  |
| I <sub>DSS</sub>                    | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 16V, V <sub>GS</sub> = 0V                                 |     |     | 1   | μA            |  |
| I <sub>GSS</sub>                    | Gate to Source Leakage Current                              | $V_{GS} = \pm 12V, V_{DS} = 0V$                                             |     |     | ±10 | μA            |  |
| On Chara                            | cteristics                                                  |                                                                             |     |     |     |               |  |
| V <sub>GS(th)</sub>                 | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$                                        | 0.6 | 0.8 | 1.5 | V             |  |
| $\Delta V_{GS(th)}$<br>$\Delta T_J$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 250 \mu A$ , referenced to 25°C                                      |     | -3  |     | mV/°C         |  |
|                                     | Static Drain to Source On Resistance                        | V <sub>GS</sub> = 4.5V, I <sub>D</sub> = 6.2A                               |     | 21  | 24  |               |  |
| r <sub>DS(on)</sub>                 |                                                             | V <sub>GS</sub> = 2.5V, I <sub>D</sub> = 5.2A                               |     | 26  | 32  | 6 <b>2</b> mΩ |  |
|                                     |                                                             | V <sub>GS</sub> = 4.5V, I <sub>D</sub> = 6.2A, T <sub>J</sub> = 125°C       |     | 30  | 41  |               |  |
| 9 <sub>FS</sub>                     | Forward Transconductance                                    | $V_{DD} = 5V, I_D = 6.2A$                                                   |     | 27  |     | S             |  |
| Dvnamic                             | Characteristics                                             |                                                                             |     |     |     |               |  |
| C <sub>iss</sub>                    | Input Capacitance                                           |                                                                             |     | 670 | 895 | pF            |  |
| C <sub>oss</sub>                    | Output Capacitance                                          | ─V <sub>DS</sub> = 10V, V <sub>GS</sub> = 0V,<br>f = 1MHz                   |     | 160 | 215 | pF            |  |
| C <sub>rss</sub>                    | Reverse Transfer Capacitance                                |                                                                             |     | 115 | 175 | pF            |  |
| R <sub>g</sub>                      | Gate Resistance                                             | f = 1MHz                                                                    |     | 2.1 |     | Ω             |  |
| Switching                           | Characteristics                                             |                                                                             |     |     |     |               |  |
| t <sub>d(on)</sub>                  | Turn-On Delay Time                                          |                                                                             |     | 8   | 16  | ns            |  |
| t <sub>r</sub>                      | Rise Time                                                   | $V_{DD} = 10V, I_D = 6.2A$                                                  |     | 6   | 12  | ns            |  |
| t <sub>d(off)</sub>                 | Turn-Off Delay Time                                         | $-V_{GS}$ = 4.5V, $R_{GEN}$ = 6 $\Omega$                                    |     | 22  | 36  | ns            |  |
| t <sub>f</sub>                      | Fall Time                                                   | _                                                                           |     | 6   | 12  | ns            |  |
| Q <sub>g</sub>                      | Total Gate Charge                                           |                                                                             |     | 8   | 12  | nC            |  |
| Q <sub>gs</sub>                     | Gate to Source Gate Charge                                  | − V <sub>GS</sub> = 4.5V, V <sub>DD</sub> = 10V,<br>− I <sub>D</sub> = 6.2A |     | 1.3 |     | nC            |  |
| Q <sub>gd</sub>                     | Gate to Drain "Miller" Charge                               |                                                                             |     | 2.2 |     | nC            |  |

| Braint          |                                       |                                             |          |     |     |    |
|-----------------|---------------------------------------|---------------------------------------------|----------|-----|-----|----|
| I <sub>S</sub>  | Maximum Continuous Drain-Source Dio   | de Forward Current                          |          |     | 1.3 | А  |
| V <sub>SD</sub> | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0V, I <sub>S</sub> = 1.3A | (Note 2) | 0.7 | 1.2 | V  |
| t <sub>rr</sub> | Reverse Recovery Time                 | I <sub>E</sub> = 6.2A, di/dt = 100A/μs      |          | 15  | 27  | ns |
| Qrr             | Reverse Recovery Charge               | $r_F = 0.2A$ , ui/ut = 100A/µS              |          | 5   | 10  | nC |

Q<sub>rr</sub> Notes:

R<sub>θJA</sub> is determined with the device mounted on a 1in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>θJC</sub> is guaranteed by design while R<sub>θJA</sub> is determined by the user's board design.



a. 78°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper.

b. 156°C/W when mounted on a minimum pad of 2 oz copper.



2. Pulse Test: Pulse Width <  $300\mu$ s, Duty cycle < 2.0%. 3. The diode connected between the gate and source serves only as protection against ESD. No gate overvoltage rating is implied.







## FAIRCHILD

SEMICONDUCTOR

#### TRADEMARKS

The following are registered and unregistered trademarks and service marks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx® Build it Now™ CorePLUS™ CROSSVOLT™ CTI ™ Current Transfer Logic™ **EcoSPARK**<sup>®</sup> Fairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™ FACT® FAST® FastvCore™ FPS™ **FRFET**® Global Power Resource<sup>SM</sup> Green FPS™ Green FPS™ e-Series™ GTO™ i-Lo™ IntelliMAX<sup>™</sup> ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ Motion-SPM™ **OPTOLOGIC**<sup>®</sup> **OPTOPLANAR<sup>®</sup>** R PDP-SPM™ Power220<sup>®</sup>

Power247® **POWEREDGE<sup>®</sup>** Power-SPM™ PowerTrench® Programmable Active Droop™ **QFET**<sup>®</sup> QS™ QT Optoelectronics™ Quiet Series™ RapidConfigure<sup>™</sup> SMART START™ SPM<sup>®</sup> STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6

SuperSOT™-8 SvncFET™ The Power Franchise<sup>®</sup> franchise 'Bo bwer<sup>®</sup> TinyBoost™ TinyBuck™ TinvLogic® **TINYOPTO™** TinyPower™ TinyPWM™ TinyWire™ uSerDes™ UHC® UniFET™ VCX™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS Definition of Terms

| Definition of Terms      |                        |                                                                                                                                                                                                                  |  |  |  |  |
|--------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                       |  |  |  |  |
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                               |  |  |  |  |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be pub-<br>lished at a later date. Fairchild Semiconductor reserves the right to make<br>changes at any time without notice to improve design. |  |  |  |  |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                           |  |  |  |  |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontin-<br>ued by Fairchild Semiconductor. The datasheet is printed for reference infor-<br>mation only.                                    |  |  |  |  |
|                          | •                      |                                                                                                                                                                                                                  |  |  |  |  |