August 2006 # FDJ1028N N-Channel 2.5 Vgs Specified PowerTrench® MOSFET WWW.DZSG ## **Features** - 3.2 A, 20 V. $R_{DS(ON)} = 90 \text{ m}\Omega$ @ $V_{GS} = 4.5 \text{ V}$ $R_{DS(ON)} = 130 \text{ m}\Omega$ @ $V_{GS} = 2.5 \text{ V}$ - Low gate charge - High performance trench technology for extremely low RDS(ON) - FLMP SC75 package: Enhanced thermal performance in industry-standard package size ## **Applications** ■ Battery management ## **General Description** This dual N-Channel 2.5V specified MOSFET uses Fairchild's advanced low voltage PowerTrench process. Packaged in FLMP SC75, the $R_{DS(ON)}$ and thermal properties of the device are optimized for battery power management applications. # **Absolute Maximum Ratings** T<sub>A</sub> = 25°C unless otherwise noted | Symbol | Parameter | | Ratings | Units | |-----------------------------------|---------------------------------------------------|----------------------------------------|---------------|-------| | V <sub>DSS</sub> | Drain-Source Voltage | | 20 | V | | V <sub>GSS</sub> | Gate-Source Voltage | | ±12 | V | | ID | Drain Current - Continuous | (Note 1a) | 3.2 | А | | | – Pulsed | | 12 | COM | | P <sub>D</sub> | Power Dissipation for single Operation | (Note 1a) | 1.5 N. D.Z. | W | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | -55 to +150 | °C | | Thermal Cha | aracteristics | c=\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | the public of | • | | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 1a) | | 80 | °C/W | | $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case | | 5 | | # Packge Marking and Ordering Information | Device Marking | Device | Reel Size | Tape width | Quantity | |----------------|----------|-----------|------------|------------| | .F | FDJ1028N | 7" | 8mm | 3000 units | # **Electrical Characteristics** $T_A = 25^{\circ}C$ unless otherwise noted | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |----------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|------------------|-------| | Off Charact | eristics | | 1 | 1 | | | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$ | 20 | | | V | | $\frac{\Delta BV_{DSS}}{\Delta T_J}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C | | 13 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 16 V, V <sub>GS</sub> = 0 V | | | 1 | μΑ | | I <sub>GSS</sub> | Gate-Body Leakage | $V_{GS} = \pm 12 \text{ V}, V_{DS} = 0 \text{ V}$ | | | ±100 | nA | | On Charact | eristics (Note 2) | | | | | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_D = 250 \mu A$ | 0.6 | 1.0 | 1.5 | V | | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C | | -3 | | mV/°C | | R <sub>DS(on)</sub> | Static Drain–Source<br>On–Resistance | $V_{GS} = 4.5 \text{ V}, I_D = 3.2 \text{ A}$<br>$V_{GS} = 2.5 \text{ V}, I_D = 2.7 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}, I_D = 3.2 \text{ A}, T_J = 125 ^{\circ}\text{C}$ | | 70<br>100<br>83 | 90<br>130<br>132 | mΩ | | 9 <sub>FS</sub> | Forward Transconductance | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 3.2 A | | 7.5 | | S | | Dynamic C | haracteristics | | • | 1 | • | • | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = 10 \text{ V}, V_{GS} = 0 \text{ V},$ | | 200 | | pF | | C <sub>oss</sub> | Output Capacitance | f = 1.0 MHz | | 50 | | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | 30 | | pF | | R <sub>G</sub> | Gate Resistance | f = 1.0 MHz | | 3 | | Ω | | Switching ( | Characteristics (Note 2) | | • | • | | | | t <sub>d(on)</sub> | Turn-On Delay Time | V <sub>DD</sub> = 10 V, I <sub>D</sub> = 1 A, | | 7 | 14 | ns | | t <sub>r</sub> | Turn-On Rise Time | $V_{GS}$ = 4.5 V, $R_{GEN}$ = 6 $\Omega$ | | 8 | 16 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | | | 11 | 20 | ns | | t <sub>f</sub> | Turn-Off Fall Time | | | 2 | 4 | ns | | Q <sub>g</sub> | Total Gate Charge | $V_{DS} = 10 \text{ V}, I_D = 3.2 \text{ A},$ | | 2 | 3 | nC | | Q <sub>gs</sub> | Gate-Source Charge | $V_{GS} = 4.5 \text{ V}$ | | 0.4 | | nC | | Q <sub>gd</sub> | Gate-Drain Charge | | | 1.0 | | nC | | Drain-Sour | ce Diode Characteristics and Maximur | n Ratings | • | • | | | | I <sub>S</sub> | Maximum Continuous Drain-Source Diode Forward Current | | | | 1.25 | Α | | V <sub>SD</sub> | Drain-Source Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 1.25 A (Note 2) | | 0.8 | 1.2 | V | | t <sub>rr</sub> | Diode Reverse Recovery Time | I <sub>F</sub> = 3.2 A, | | 11 | | nS | | Q <sub>rr</sub> | Diode Reverse Recovery Charge | $d_{iF}/d_t = 100 \text{ A/}\mu\text{s}$ | | 2.5 | | nC | #### Notes <sup>1.</sup> R<sub>BJA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>BJC</sub> is guaranteed by design while R<sub>BCA</sub> is determined by the user's board design. a) 80°C/W when mounted on a 1in² pad of 2 oz copper (Single Operation). b) 140°C/W when mounted on a minimum pad of 2 oz copper (Single Operation). Scale 1:1 on letter size paper 2. Pulse Test: Pulse Width < 300μs, Duty Cycle < 2.0% ## **Typical Characteristics** Figure 1. On-Region Characteristics. Figure 3. On-Resistance Variation with Temperature. Figure 5. Transfer Characteristics. Figure 2. On-Resistance Variation with Drain Current and Gate Voltage. Figure 4. On-Resistance Variation with Gate-to-Source Voltage. Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature. ## **Typical Characteristics** Figure 7. Gate Charge Characteristics. Figure 9. Maximum Safe Operating Area. Figure 10. Single Pulse Maximum Power Dissipation. Figure 11. Transient Thermal Response Curve. Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design. ## **Dimensional Outline and Pad Layout** ## **Bottom View** ## **Top View** **Recommended Landing Pattern** #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. FACT Quiet Series™ SILENT SWITCHER® UniFET™ $\mathsf{UltraFET}^{\circledR}$ ActiveArray™ $OCXPro^{TM}$ GlobalOptoisolator™ SMART START™ GTO™ $\mathsf{OPTOLOGIC}^{\mathbb{B}}$ $VCX^{TM}$ Bottomless™ SPM™ HiSeC™ Wire™ Build it Now™ OPTOPLANAR™ Stealth™ CoolFET™ $I^2C^{TM}$ $PACMAN^{TM}$ SuperFET™ $CROSSVOLT^{TM}$ i-Lo™ POP™ SuperSOT™-3 Power247™ $\mathsf{DOME}^\mathsf{TM}$ ImpliedDisconnect™ SuperSOT™-6 SuperSOT™-8 EcoSPARK™ PowerEdge™ IntelliMAX™ E<sup>2</sup>CMOS™ ISOPLANAR™ PowerSaver™ SvncFET™ PowerTrench® EnSigna™ LittleFET™ ТСМ™ $\mathsf{QFET}^{\mathbb{B}}$ $\mathsf{FACT}^{\mathsf{TM}}$ MICROCOUPLER™ TinyBoost™ $\mathsf{FAST}^{\circledR}$ QS™ MicroFET™ TinyBuck™ MicroPak™ FASTr™ QT Optoelectronics™ TinyPWM™ TinyPower™ FPS™ MICROWIRE™ Quiet Series™ FRFET™ $MSX^{TM}$ RapidConfigure™ TinyLogic<sup>®</sup> TINYOPTO™ MSXPro™ RapidConnect™ μSerDes™ TruTranslation™ Across the board. Around the world.™ ScalarPump™ The Power Franchise® UHC™ Programmable Active Droop™ #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: 1. Life support devices or systems are devices or systems which. (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS ## **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |