January 2006 # FDS6675BZ # P-Channel PowerTrench® MOSFET -30V, -11A, 13mΩ # **General Description** This P-Channel MOSFET is producted using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize the on-state resistance. This device is well suited for Power Management and load switching applications common in Notebook Computers and Portable Battery Packs. # **Features** - Max $r_{DS(on)} = 13m\Omega$ at $V_{GS} = -10V$ , $I_D = -11A$ - Max $r_{DS(on)} = 21.8m\Omega$ at $V_{GS} = -4.5V$ , $I_D = -9A$ - Extended V<sub>GS</sub> range (-25V) for battery applications - HBM ESD protection level of 5.4 KV typical (note 3) - High performance trench technology for extremely low r<sub>DS(on)</sub> - High power and current handing capability - RoHS Compliant # MOSFET Maximum Ratings TA = 25°C unless otherwise noted | Symbol | Parameter | | Ratings | Units | |-----------------------------------|----------------------------------------|-----------|------------|----------| | V <sub>DS</sub> | Drain to Source Voltage | | -30 | V | | $V_{GS}$ | Gate to Source Voltage | | ±25 | V | | | Drain Current -Continuous | (Note 1a) | -11 | ^ | | ID | -Pulsed | | -55 | A | | | Power Dissipation for Single Operation | (Note 1a) | 2.5 | 3 3/11/2 | | $P_D$ | | (Note 1b) | 1.2 | W | | | | (Note 1c) | 1.0 | | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature | 470 | -55 to 150 | °C | ## **Thermal Characteristics** | $R_{\theta JA}$ | Thermal Resistance , Junction to Ambient (Note 1a) | 50 | °C/W | |-----------------|----------------------------------------------------|----|------| | $R_{\theta JC}$ | Thermal Resistance , Junction to Case (Note 1) | 25 | °C/W | # Package Marking and Ordering Information | | Device Marking | Device | Reel Size | Tape Width | Quantity | |---|----------------|-----------|-----------|------------|------------| | Ì | FDS6675BZ | FDS6675BZ | 13" | 12mm | 2500 units | **Parameter** | Off Chara | Off Characteristics | | | | | | |----------------------------------------|----------------------------------------------|----------------------------------------------|-----|-----|-----|-------| | B <sub>VDSS</sub> | Drain to Source Breakdown Voltage | $I_D = -250 \mu A, V_{GS} = 0 V$ | -30 | | | V | | $\frac{\Delta B_{VDSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D$ = -250 $\mu$ A, referenced to 25°C | | -20 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = -24V, V <sub>GS</sub> = 0V | | | -1 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage Current | $V_{GS} = \pm 25V, V_{DS} = 0V$ | | | ±10 | μΑ | **Test Conditions** Min Тур Max Units #### On Characteristics (Note 2) Symbol | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = -250 \mu A$ | -1 | -2 | -3 | V | |---------------------------------------------------|-------------------------------------------------------------|------------------------------------------------|------|------|-------|-------| | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = -250μA, referenced to 25°C | | 15.7 | | mV/°C | | | | V <sub>GS</sub> = -10V , I <sub>D</sub> = -11A | | 10.8 | 13.0 | | | r <sub>DS(on)</sub> Drain to Source On Resistance | Drain to Source On Resistance | $V_{GS} = -4.5V, I_D = -9A$ | | 17.4 | 21.8 | mΩ | | | $V_{GS} = -10V, I_D = -11A$<br>$T_J = 125^{\circ}C$ | | 15.0 | 18.8 | 11152 | | | 9 <sub>FS</sub> | Forward Transconductance | $V_{DS} = -5V$ , $I_{D} = -11A$ | | 34 | | S | ## **Dynamic Characteristics** | C <sub>iss</sub> | Input Capacitance | \\ - 45\\\\\ - 0\\\ | 1855 | 2470 | pF | |------------------|------------------------------|-----------------------------------------------------------|------|------|----| | Coss | Output Capacitance | V <sub>DS</sub> = -15V, V <sub>GS</sub> = 0V,<br>f = 1MHz | 335 | 450 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | 1 - 11VII 12 | 330 | 500 | pF | ### **Switching Characteristics (Note 2)** | $t_{d(on)}$ | Turn-On Delay Time | | 3.0 | 10 | ns | |---------------------|----------------------------|---------------------------------------------------------------------------|------|-----|----| | t <sub>r</sub> | Rise Time | $V_{DD}$ = -15V, $I_{D}$ = -11A<br>$V_{GS}$ = -10V, $R_{GS}$ = 6 $\Omega$ | 7.8 | 16 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | V <sub>GS</sub> = -10V, K <sub>GS</sub> = 612 | 120 | 200 | ns | | t <sub>f</sub> | Fall Time | | 60 | 100 | ns | | Qg | Total Gate Charge | $V_{DS} = -15V, V_{GS} = -10V,$<br>$I_{D} = -11A$ | 44 | 62 | nC | | $Q_g$ | Total Gate Charge | 45)/// | 25 | 35 | nC | | Q <sub>gs</sub> | Gate to Source Gate Charge | $V_{DS} = -15V, V_{GS} = -5V,$ $I_{D} = -11A$ | 7.2 | | nC | | $Q_{gd}$ | Gate to Drain Charge | 1D 1174 | 11.4 | | nC | ### **Drain-Source Diode Characteristics** | $V_{SD}$ | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0V, I <sub>S</sub> = -2.1A | -0.7 | -1.2 | V | |-----------------|---------------------------------------|----------------------------------------------|------|------|----| | t <sub>rr</sub> | Reverse Recovery Time | $I_F = -11A$ , di/dt = 100A/ $\mu$ s | | 42 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | $I_F = -11A$ , di/dt = 100A/ $\mu$ s | | 30 | nC | 1: R<sub>0,1A</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. $R_{\theta JC}$ is guaranteed by design while $\,R_{\theta CA}$ is determined by the user's board design. a) 50°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper b)105°C/W when mounted on a .04 in<sup>2</sup> pad of 2 oz copper c) 125°C/W when mounted on a minimun pad Scale 1:1 on letter size paper - 2: Pulse Test:Pulse Width <300μS, Duty Cycle <2.0% 3: The diode connected between the gate and source serves only as protection against ESD. No gate overvoltage rating is implied. # Typical Characteristics T<sub>J</sub> = 25°C unless otherwise noted Figure 1. On Region Characteristics PULSE DURATION = 80μs 4.0 Figure 2. Normalized On-Resistance vs Drain **Current and Gate Voltage** Figure 3. Normalized On Resistance vs Junction **Temperature** Figure 4. On-Resistance vs Gate to Source Voltage Figure 5. Transfer Characteristics Figure 6. Source to Drain Diode Forward **Voltage vs Source Current** www.fairchildsemi.com FDS6675BZ Rev. B Figure 7. Gate Charge Characteristics Figure 8. Capacitance vs Drain to Source Voltage Figure 9. $I_g$ vs $V_{GS}$ Figure 10. Unclamped Inductive Switching Capability Figure 11. Maximum Continuous Drain Current vs Ambient Temperature Figure 12. Forward Bias Safe Operating Area Figure 13. Single Pulse Maximum Power Dissipation Figure 14. Transient Thermal Response Curve #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | ACEx™ | FAST <sup>®</sup> | ISOPLANAR™ | PowerSaver™ | SuperSOT™-6 | |-----------------------------------|--------------------------------|------------------------|--------------------------|------------------------| | ActiveArray™ | FASTr™ | LittleFET™ | PowerTrench <sup>®</sup> | SuperSOT™-8 | | Bottomless™ | FPS™ | MICROCOUPLER™ | QFET <sup>®</sup> | SyncFET™ | | Build it Now™ | FRFET™ | MicroFET™ | QS™ | TCM™ _ | | CoolFET™ | GlobalOptoisolator™ | MicroPak™ | QT Optoelectronics™ | TinyLogic <sup>®</sup> | | CROSSVOLT™ | GTO™ . | MICROWIRE™ | Quiet Series™ | TINYOPTO™ | | DOME™ | HiSeC™ | MSX™ | RapidConfigure™ | TruTranslation™ | | EcoSPARK™ | I <sup>2</sup> C <sup>TM</sup> | MSXPro™ | RapidConnect™ | UHC™ | | E <sup>2</sup> CMOS <sup>TM</sup> | i-Lo™ | OCX <sup>TM</sup> | μSerDes™ | UltraFET <sup>®</sup> | | EnSigna™ | ImpliedDisconnect™ | OCXPro™ | ScalarPump™ | UniFET™ | | FACT™ | IntelliMAX™ | OPTOLOGIC <sup>®</sup> | SILENT SWITCHER® | VCX <sup>TM</sup> | | FACT Quiet Serie | es <sup>TM</sup> | OPTOPLANAR™ | SMART START™ | Wire™ | | Aaroog the hoore | I. Around the world.™ | PACMAN™ | SPM™ | | | The Power France | | POP™ | Stealth™ | | | Programmable A | | Power247™ | SuperFET™ | | | Fiogrammable A | clive Dioop'" | PowerEdge™ | SuperSOT™-3 | | #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |