February 2006 # FDS8984 # N-Channel PowerTrench® MOSFET 30V, 7A, 23m $\Omega$ ### **General Description** This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers. It has been optimized for low gate charge, low $r_{DS(ON)}$ and fast switching speed. ### **Features** - Max $r_{DS(on)} = 23m\Omega$ , $V_{GS} = 10V$ , $I_D = 7A$ - Max $r_{DS(on)} = 30m\Omega$ , $V_{GS} = 4.5V$ , $I_D = 6A$ - Low gate charge - 100% R<sub>G</sub> tested - RoHS Compliant ### MOSFET Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted | Symbol | Parameter | | Ratings | Units | |-----------------------------------|----------------------------------------|-----------|------------|-------| | V <sub>DS</sub> | Drain to Source Voltage | | 30 | V | | V <sub>GS</sub> | Gate to Source Voltage | | ±20 | V | | _ | Drain Current Continuous | (Note 1a) | 7 | Α | | ID | Pulsed | | 30 | A | | E <sub>AS</sub> | Single Pulse Avalache Energy | (Note 2) | 32 | mJ | | D | Power Dissipation for Single Operation | | 1.6 | W | | $P_D$ | Derate above 25°C | | 13 | mW/°C | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature | | -55 to 150 | °C | ### **Thermal Characteristics** | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W | |-----------------|-----------------------------------------|-----------|----|------| | $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case | (Note 1) | 40 | °C/W | ## **Package Marking and Ordering Information** | Device Marking | Device | Package | Reel Size | Tape Width | Quantity | |----------------|---------|---------|-----------|------------|------------| | FDS8984 | FDS8984 | SO-8 | 330mm | 12mm | 2500 units | ## **Electrical Characteristics** $T_J = 25^{\circ}C$ unless otherwise noted | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |----------------------------------------|----------------------------------------------|--------------------------------------------------------|-----|-----|----------|-------| | Off Chara | cteristics | | | | | | | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$ | 30 | | | V | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D = 250\mu A$ , referenced to $25^{\circ}C$ | | 23 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | $V_{DS} = 24V$<br>$V_{GS} = 0V$ $T_{J} = 125^{\circ}C$ | | | 1<br>250 | μА | | I <sub>GSS</sub> | Gate to Source Leakage Current | $V_{GS} = \pm 20V, V_{DS} = 0V$ | | | ±100 | nA | ### On Characteristics (Note 3) | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$ | 1.2 | 1.7 | 2.5 | V | |----------------------------------------|-------------------------------------------------------------|---------------------------------------------------|-----|-------|-----|-------| | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C | | - 4.3 | | mV/°C | | | | $V_{GS} = 10V, I_{D} = 7A$ | | 19 | 23 | | | rna | Drain to Source On Resistance | $V_{GS} = 4.5V, I_D = 6A$ | | 24 | 30 | mΩ | | r <sub>DS(on)</sub> | Brain to Source Off Hesistance | $V_{GS} = 10V, I_D = 7A,$<br>$T_J = 125^{\circ}C$ | | 26 | 32 | 11152 | ### **Dynamic Characteristics** | C <sub>iss</sub> | Input Capacitance | V 45V V 0V | 475 | 635 | pF | |------------------|------------------------------|--------------------------------------------|-----|-----|----| | Coss | Output Capacitance | $V_{DS} = 15V, V_{GS} = 0V,$<br>f = 1.0MHz | 100 | 135 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | 1 - 1.00112 | 65 | 100 | pF | | $R_{G}$ | Gate Resistance | f = 1MHz | 0.9 | 1.6 | Ω | ### **Switching Characteristics (Note 3)** | t <sub>d(on)</sub> | Turn-On Delay Time | | 5 | 10 | ns | |---------------------|-------------------------------|-----------------------------------------------|-----|----|----| | t <sub>r</sub> | Rise Time | V <sub>DD</sub> = 15V, I <sub>D</sub> = 7A | 9 | 18 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | $V_{GS} = 10V$ , $R_{GS} = 33\Omega$ | 42 | 68 | ns | | t <sub>f</sub> | Fall Time | | 21 | 34 | ns | | Qg | Total Gate Charge | $V_{DS} = 15V, V_{GS} = 10V,$<br>$I_{D} = 7A$ | 9.2 | 13 | nC | | $Q_g$ | Total Gate Charge | $V_{DS} = 15V, V_{GS} = 5V,$ | 5.0 | 7 | nC | | Q <sub>gs</sub> | Gate to Source Gate Charge | I <sub>D</sub> = 7A | 1.5 | | nC | | Q <sub>gd</sub> | Gate to Drain "Miller" Charge | | 2.0 | | nC | ### **Drain-Source Diode Characteristics** | V Course to Drain Diade Veltage | I <sub>SD</sub> = 7A | 0.9 | 1.25 | V | | |---------------------------------|-------------------------------|--------------------------------------|------|-----|----| | V <sub>SD</sub> | Source to Drain Diode Voltage | I <sub>SD</sub> = 2.1A | 0.8 | 1.0 | V | | t <sub>rr</sub> | Diode Reverse Recovery Time | I <sub>F</sub> = 7A, di/dt = 100A/μs | | 33 | ns | | Q <sub>rr</sub> | Diode Reverse Recovery Charge | | | 20 | nC | #### Notes: <sup>1:</sup> R<sub>0JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. $R_{\theta JC}$ is guaranteed by design while $R_{\theta CA}$ is determined by the user's board design. a) 78°C/W when mounted on a 0.5in<sup>2</sup> pad of 2 oz copper οφφω b) 125°C/W when mounted on a 0.02 in<sup>2</sup> pad of oz copper c) 135°C/W when mounted on a minimun pad Scale 1: 1 on letter size paper - 2: Starting $T_J=25^{\circ}C$ , L = 1mH, I $_{AS}$ = 8A, V $_{DD}$ = 27V, V $_{GS}$ = 10V. 3: Pulse Test:Pulse Width <300 $\mu$ S, Duty Cycle <2%. Figure 1. On Region Characteristics Figure 3. On Resistance vs Temperature Figure 2. On-Resistance vs Drain Current and **Gate Voltage** Figure 4. On-Resistance vs Gate to Source Votlage Figure 6. Source to Drain Diode Forward Voltage vs Source Current Figure 7. Gate Charge Characteristics Figure 9. Unclamped Inductive Switching Capability Figure 11. Forward Bias Safe Operating Area Figure 8. Capacitance vs Drain to Source Voltage Figure 10. Maximum Continuous Drain Current vs Ambient Temperature Figure 12. Single Pulse Maximum Power Dissipation Figure 13. Transient Thermal Response Curve #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | ACEx™ | FAST <sup>®</sup> | ISOPLANAR™ | PowerSaver™ | SuperSOT™-6 | |--------------------------------------|---------------------|------------------------|--------------------------|------------------------| | ActiveArray™ | FASTr™ | LittleFET™ | PowerTrench <sup>®</sup> | SuperSOT™-8 | | Bottomless™ | FPS™ | MICROCOUPLER™ | QFET <sup>®</sup> | SyncFET™ | | Build it Now™ | FRFET™ | MicroFET™ | QS™ | TCM™ | | CoolFET™ | GlobalOptoisolator™ | MicroPak™ | QT Optoelectronics™ | TinyLogic <sup>®</sup> | | CROSSVOLT™ | GTO™ | MICROWIRE™ | Quiet Series™ | TINYOPTO™ | | DOME™ | HiSeC™ | MSX™ | RapidConfigure™ | TruTranslation™ | | EcoSPARK™ | $I^2C^{TM}$ | MSXPro™ | RapidConnect™ | UHC™ | | E <sup>2</sup> CMOS™ | i-Lo™ | OCX™ | µSerDes™ | UltraFET <sup>®</sup> | | EnSigna™ | ImpliedDisconnect™ | OCXPro™ | ScalarPump™ | UniFET™ | | FACT™ | IntelliMAX™ | OPTOLOGIC <sup>®</sup> | SILENT SWITCHER® | VCX™ | | FACT Quiet Series™ | | OPTOPLANAR™ | SMART START™ | Wire™ | | | | PACMAN™ | SPM™ | | | Across the board. Around the world.™ | | POP™ | Stealth™ | | | The Power Franchise | g® | Power247™ | SuperFET™ | | ### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. PowerEdge™ #### LIFE SUPPORT POLICY Programmable Active Droop™ FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. SuperSOT™-3 # PRODUCT STATUS DEFINITIONS Definition of Terms | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. | Rev. I18