# **8Mbit (1Mx8) 8Mbit** (1**Mx8)**

3V Only Serial Flash Memory

## **FEATURES**

- Single supply voltage 2.7~3.6V
- Speed
	- Read max frequency : 33MHz
	- Fast Read max frequency : 50MHz; 100MHz
- Low power consumption
	- typical active current
	- 15 μA typical standby current
- **Reliability** 
	- 100,000 typical program/erase cycles
	- 20 years Data Retention
- Program
	- Byte program time 7 μ s(typical)
- Erase
	- Chip erase time 8s(typical) block erase time 1sec (typical)

- Sector erase time 60ms (typical),

- Auto Address Increment (AAI) WORD Programming - Decrease total chip programming time over Byte-Program operations
- SPI Serial Interface - SPI Compatible : Mode 0 and Mode3
- End of program or erase detection
- Write Protect ( $\overline{\text{WP}}$ )
- Hold Pin ( HOLD )
- Package available - 8-pin SOIC 200-mil

## **ORDERING INFORMATION**



## **GENERAL DESCRIPTION**

The F25L008A is a 8Megablt, 3V only CMOS Serial Flash memory device organized as 1M bytes of 8 bits. This device is packaged in 8-lead SOIC 200mil. ESMT's memory devices reliably store memory data even after 100,000 program and erase cycles.

The F25L008A features a sector erase architecture. The device memory array is divided into 256 uniform sectors with 4K byte each ; 16 uniform blocks with 64K byte each. Sectors can be

erased individually without affecting the data in other sectors. Blocks can be erased individually without affecting the data in other blocks. Whole chip erase capabilities provide the flexibility to revise the data in the device.

The sector protect/unprotect feature disables both program and erase operations in any combination of the sectors of the memory.



# **PIN CONFIGURATIONS**

# **8-PIN SOIC**



# **8-PIN PDIP**





# **PIN Description**





# **SECTOR STRUCTURE**



## Table1 : F25L008A Sector Address Table

*Elite Semiconductor Memory Technology Inc.**Publication Date: May. 2007* 





### Table2 : F25L008A Block Protection Table

**TOP** 



#### **BOTTOM**



#### **Block Protection (BP2, BP1, BP0)**

The Block-Protection (BP2, BP1, BP0) bits define the size of the memory area, as defined in Table2 to be software protected against any memory Write (Program or Erase) operations. The Write-Status-Register (WRSR) instruction is used to program the BP2, P1, BP0 bits as long as WP is high or the Block-Protection-Look (BPL) bit is 0. Chip-Erase can only be executed if Block-Protection bits are all 0. After power-up, BP2, BP1 and BP0 are set to1.

#### **Block Protection Lock-Down (BPL)**

 $\overline{\text{WP}}$  pin driven low (V<sub>IL</sub>), enables the Block-Protection -Lock-Down (BPL) bit. When BPL is set to 1, it prevents any further alteration of the BPL, BP2, BP1, and BP0 bits. When the  $\overline{\text{WP}}$  pin is driven high (V<sub>IH</sub>), the BPL bit has no effect and its value is "Don't Care". After power-up, the BPL bit is reset to 0.



# FUNTIONAL BLOCK DIAGRAM



### Hold Operation

 $\overline{HOLD}$  pin is used to pause a serial sequence underway with the SPI flash memory without resetting the clocking sequence. To activate the  $\overline{HOLD}$  mode,  $\overline{CE}$  must be in active low state. The HOLD mode begins when the SCK active low state coincides with the falling edge of the  $\overline{HOLD}$  signal. The HOLD mode ends when the HOLD signal's rising edge coincides with the SCK active low state.

If the falling edge of the HOLD signal does not coincide with the SCK active low state, then the device enters Hold mode when the SCK next reaches the active low state.

Similarly, if the rising edge of the HOLD signal does not

coincide with the SCK active low state, then the device exits in Hold mode when the SCK next reaches the active low state. See Figure 1 for Hold Condition waveform.

Once the device enters Hold mode, SO will be in high impedance state while SI and SCK can be  $V_{IL}$  or  $V_{IH}$ .

If CE is driven active high during a Hold condition, it resets the internal logic of the device. As long as  $\overline{HOLD}$  signal is low, the memory remains in the Hold condition. To resume communication with the device.  $\overline{HOLD}$  must be driven active high, and  $\overline{CE}$  must be driven active low. See Figure 14 for Hold timing.



**Figure 1 : HOLD CONDITION WAVEFORM** 

## **Write Protection**

F25L008A provides software Write protection.

The Write Protect pin ( $\overline{\text{WP}}$ ) enables or disables the lockdown function of the status register. The Block-Protection bits (BP1, BP0, and BPL) in the status register provide Write protection to the memory array and the status register. See Table 5 for Block-Protection description.

# **Write Protect Pin ( WP )**

The Write Protect ( $\overline{WP}$ ) pin enables the lock-down function of the BPL bit (bit 7) in the status register. When  $\overline{WP}$  is driven low, the execution of the Write-Status-Register (WRSR) instruction is determined by the value of the BPL bit (see Table 3). When  $\overline{WP}$ is high, the lock-down function of the BPL bit is disabled.

### **TABLE3: CONDITIONS TO EXECUTE WRITE-STATUS- REGISTER (WRSR) INSTRUCTION**



## **Status Register**

The software status register provides status on whether the flash memory array is available for any Read or Write operation, whether the device is Write enabled, and the state of the memory Write protection. During an internal Erase or Program operation, the status register may be read only to determine the completion of an operation in progress.

Table 4 describes the function of each bit in the software status register.

# **TABLE 4: SOFTWARE STATUS REGISTER**



Note1 : Only BP0,BP1,BP2 and BPL are writable

Note2 : All register bits are volatility

Note3 : All area are protected at power-on (BP2=BP1=BP0=1)

#### **Busy**

The Busy bit determines whether there is an internal Erase or Program operation in progress. A "1" for the Busy bit indicates the device is busy with an operation in progress. A "0" indicates the device is ready for the next valid operation.

## **Write Enable Latch (WEL)**

The Write-Enable-Latch bit indicates the status of the internal memory Write Enable Latch. If the Write-Enable-Latch bit is set to "1", it indicates the device is Write enabled. If the bit is set to "0" (reset), it indicates the device is not Write enabled and does not

- Power-up
- Write-Disable (WRDI) instruction completion
- Byte-Program instruction completion
- Auto Address Increment (AAI) programming reached its
- highest memory address **•** Sector-Erase instruction completion
- Block-Erase instruction completion
- Chip-Erase instruction completion
- Write-Status-Register instructions

accept any memory Write (Program/ Erase) commands. The Write-Enable-Latch bit is automatically reset under the following conditions:

### **Instructions**

Instructions are used to Read, Write (Erase and Program), and configure the F25L008A. The instruction bus cycles are 8 bits each for commands (Op Code), data, and addresses. Prior to executing any Byte-Program, Sector-Erase, Block-Erase, or Chip-Erase instructions, the Write-Enable (WREN) instruction must be executed first. The complete list of the instructions is provided in Table 5. All instructions are synchronized off a high to low transition of  $\overline{CE}$ . Inputs will be accepted on the rising edge of SCK starting with the most significant bit.  $\overline{CE}$  must be driven low before an instruction is entered and must be driven high after the last bit of the instruction has been shifted in (except for Read, Read-ID and Read-Status-Register instructions). Any low to high

transition on CE , before receiving the last bit of an instruction bus cycle, will terminate the instruction in progress and return the device to the standby mode.

Instruction commands (Op Code), addresses, and data are all input from the most significant bit (MSB) first.



#### **TABLE 5: DEVICE OPERATION INSTRUCTIONS**

1. Operation:  $S_{IN}$  = Serial In,  $S_{OUT}$  = Serial Out

2.  $X =$  Dummy Input Cycles ( $V_{II}$  or  $V_{III}$ ); - = Non-Applicable Cycles (Cycles are not necessary)

3. One bus cycle is eight clock periods.

4. Sector addresses: use AMS-A12, remaining addresses can be  $V_{IL}$  or  $V_{IH}$ <br>5. Prior to any Byte-Program, Sector-Frase, Block-Frase, or Chip-Frase or

- 5. Prior to any Byte-Program, Sector-Erase , Block-Erase ,or Chip-Erase operation, the Write-Enable (WREN) instruction must be executed.
- 6. To continue programming to the next sequential address location, enter the 8-bit command, ADH, followed by the data to be programmed.

7. The Read-Status-Register is continuous with ongoing clock cycles until terminated by a low to high transition on CE .

8. The Enable-Write-Status-Register (EWSR) instruction and the Write-Status-Register (WRSR) instruction must work in conjunction of each other. The WRSR instruction must be executed immediately (very next bus cycle) after the EWSR instruction to make both

instructions effective.

- 9. The Read-Electronic-Signature is continuous with on going clock cycles until terminated by a low to high transition on CE .
- 10. The Jedec-Read-ID is output first byte 8CH as manufacture ID; second byte 20H as top memory type and second byte 21H as bottom memory type ; third byte 14H as memory capacity.
- 11. The Write-Enable (WREN) instruction and the Write-Status-Register (WRSR) instruction must work in conjunction of each other. The WRSR instruction must be executed immediately (very next bus cycle) after the WREN instruction to make both instructions effective. Both EWSR and WREN can enable WRSR, user just need to execute one of it. A successful WRSR can reset WREN.

# **Read (33 MHz)**

The Read instruction supports up to 33 MHz, it outputs the data starting from the specified address location. The data output stream is continuous through all addresses until terminated by a

low to high transition on  $\overline{CE}$ . The internal address pointer will automatically increment until the highest memory address is reached. Once the highest memory address is reached, the address pointer will automatically increment to the beginning (wrap-around) of the address space, i.e. for 8Mbit density, once the data from address location FFFFFH had been read, the next output will be from address location 00000H.

The Read instruction is initiated by executing an 8-bit command, 03H, followed by address bits  $[A_{23}-A_0]$ . CE must remain active low for the duration of the Read cycle. See Figure 2 for the Read sequence.



#### **Figure 2 : READ SEQUENCE**

### **Fast-Read (50 MHz ; 100 MHz)**

The High-Speed-Read instruction supporting up to 100 MHz is initiated by executing an 8-bit command, 0BH, followed by

address bits  $[A_{23}-A_0]$  and a dummy byte.  $\overline{CE}$  must remain active low for the duration of the High-Speed-Read cycle. See Figure 3 for the High-Speed-Read sequence.

Following a dummy byte (8 clocks input dummy cycle), the High-Speed-Read instruction outputs the data starting from the specified address location. The data output stream is continuous through all addresses until terminated by a low to high transition on  $\overline{CE}$ . The internal address pointer will automatically increment until the highest memory address is reached. Once the highest memory address is reached, the address pointer will automatically increment to the beginning (wrap-around) of the address space, i.e. for 8Mbit density, once the data from address location FFFFFH has been read, the next output will be from address location 000000H.



**Figure 3 : HIGH-SPEED-READ SEQUENCE**

# **Byte-Program**

The Byte-Program instruction programs the bits in the selected byte to the desired data. The selected byte must be in the erased state (FFH) when initiating a Program operation. A Byte-Program instruction applied to a protected memory area will be ignored. Prior to any Write operation, the Write-Enable (WREN) instruction must be executed.  $\overline{CE}$  must remain active low for the duration of the Byte-Program instruction. The Byte-Program

instruction is initiated by executing an 8-bit command, 02H, followed by address bits  $[A<sub>23</sub>-A<sub>0</sub>]$ . Following the address, the data is input in order from MSB (bit 7) to LSB (bit 0).  $\overline{CE}$  must be driven high before the instruction is executed. The user may poll the Busy bit in the software status register or wait TBP for the completion of the internal self-timed Byte-Program operation. See Figure 4 for the Byte-Program sequence.



**Figure 4 : BYTE-PROGRAM SEQUENCE**

### **Auto Address Increment (AAI) WORD Program**

The AAI program instruction allows multiple bytes of data to be programmed without re-issuing the next sequential address location. This feature decreases total programming time when the multiple bytes or entire memory array is to be programmed. An AAI program instruction pointing to a protected memory area will be ignored. The selected address range must be in the erased state (FFH) when initiating an AAI program instruction. While within AAI WORD programming sequence, the only valid instructions are AAI WORD program operation, RDSR, WRDI. Users have three options to determine the completion of each AAI WORD program cycle: hardware detection by reading the SO; software detection by polling the BUSY in the software status register or wait TBP. Refer to End-of-Write Detection section for details.

Prior to any write operation, the Write-Enable (WREN) instruction must be executed. The AAI WORD program instruction is initiated by executing an 8-bit command, ADH, followed by address bits [A<sub>23</sub>-A<sub>0</sub>]. Following the addresses, two bytes of data is input sequentially. The data is input sequentially from MSB (bit 7) to LSB (bit 0). The first byte of data(DO) will be programmed into the initial address

 $[A_{23}-A_1]$  with  $A_0 = 0$ ; The second byte of data(D1) will be programmed into the initial address  $[A_{23}-A_1]$  with  $A_0 = 1$ . CE must be driven high before the AAI WORD program instruction is executed. The user must check the BUSY status before entering the next valid command. Once the device indicates it is no longer busy, data for next two sequential addresses may be programmed and so on. When the last desired byte had been entered, check the busy status using the hardware method or the RDSR instruction and execute the WRDI instruction, to terminate AAI. User must check busy status after WRDI to determine if the device is ready for any command. Please refer to Figures 9 and Figures 10.

There is no wrap mode during AAI programming; once the highest unprotected memory address is reached, the device will exit AAI operation and reset the Write-Enable-Latch bit (WEL = 0) and the AAI bit (AAI=0).

#### **End of Write Detection**

There are three methods to determine completion of a program cycle during AAI WORD programming: hardware detection by reading the SO, software detection by polling the BUSY bit in the Software Status Register or wait TBP. The hardware end of write detection method is described in the section below.

#### **Hardware End of Write Detection**

The hardware end of write detection method eliminates the overhead of polling the BUSY bit in the software status register during an AAI Word PROGRAM OPERATION. The 8bit command, 70H, configures the SO to indicate Flash Busy status during AAI WORD programming (refer to figure7). The 8bit command, 70H, must be executed prior to executing an AAI WORD program instruction. Once

an internal programming operation begins, asserting  $\overline{CE}$  will immediately drive the status of the internal flash status on the SO pin. A "0"

Indicates the device is busy ; a "1" Indicates the device is ready for the next instruction. De-asserting CE will return the SO pin to tri-state. The 8bit command, 80H,disables the SO pin to output busy status during AAI WORD program operation and return SO pin to output software register data during AAI WORD programming (refer to figure8).













**FIGURE 10 : AUTO ADDRESS INCREMENT (AAI) WORD-PROGRAM SEQUENCE WITH HARDWARE END-OF-WRITE DETETION** 



**FIGURE 11 : AUTO ADDRESS INCREMENT (AAI) WORD-PROGRAM SEQUENCE WITH SOFTWARE END-OF-WRITE DETETION** 

*ESMT F25L008A*

### **64K-Byte Block-Erase**

The 64K Byte Block-Erase instruction clears all bits in the selected block to FFH. A Block-Erase instruction applied to a protected memory area will be ignored. Prior to any Write operation, the Write-Enable (WREN) instruction must be executed.  $\overline{CE}$  must remain active low for the duration of the any command sequence. The Block-Erase instruction is initiated by executing an 8-bit command, D8H, followed by address bits

 $[A<sub>23</sub>-A<sub>0</sub>]$ . Address bits  $[A<sub>MS</sub>-A<sub>16</sub>]$  ( $A<sub>MS</sub>$  = Most Significant address) are used to determine the block address  $(BA<sub>X</sub>)$ , remaining address bits can be VIL or VIH.  $\overline{CE}$  must be driven high before the instruction is executed. The user may poll the Busy bit in the software status register or wait TBE for the completion of the internal self-timed Block-Erase cycle. See Figure 5 for the Block-Erase sequence.



**FIGURE 5 : 64-KBYTE BLOCK-ERASE SEQUENCE** 

## **4K-Byte-Sector-Erase**

The Sector-Erase instruction clears all bits in the selected sector to FFH. A Sector-Erase instruction applied to a protected memory area will be ignored. Prior to any Write operation, the Write-Enable (WREN) instruction must be executed. CE must remain active low for the duration of the any command sequence. The Sector-Erase instruction is initiated by executing an 8-bit command, 20H, followed by address bits [A23-A0]. Address bits

 $[A<sub>MS</sub>-A<sub>12</sub>]$  ( $A<sub>MS</sub>$  = Most Significant address) are used to determine the sector address  $(SA_X)$ , remaining address bits can be VIL or

VIH.  $\overline{CE}$  must be driven high before the instruction is executed. The user may poll the Busy bit in the software status register or wait TSE for the completion of the internal self-timed Sector-Erase cycle. See Figure 6 for the Sector-Erase sequence.



### **FIGURE 6 : SEQUENCE-ERASE SEQUENCE**

### **Chip-Erase**

The Chip-Erase instruction clears all bits in the device to FFH. A Chip-Erase instruction will be ignored if any of the memory area is protected. Prior to any Write operation, the Write-Enable (WREN) instruction must be executed.  $\overline{CE}$  must remain active low for the duration of the Chip-Erase instruction sequence. The Chip-Erase instruction is initiated by executing an 8-bit command,

60H or C7H.  $\overline{CE}$  must be driven high before the instruction is executed. The user may poll the Busy bit in the software status register or wait  $T_{CE}$  for the completion of the internal self-timed Chip-Erase cycle.

See Figure 7 for the Chip-Erase sequence.



**FIGURE 7 : CHIP-ERASE SEQUENCE** 

## **Read-Status-Register (RDSR)**

The Read-Status-Register (RDSR) instruction allows reading of the status register. The status register may be read at any time even during a Write (Program/Erase) operation.

When a Write operation is in progress, the Busy bit may be checked before sending any new commands to assure that the new commands are properly received by the device.

 $\overline{CE}$  must be driven low before the RDSR instruction is entered

and remain low until the status data is read. Read-Status-Register is continuous with ongoing clock cycles until it is terminated by a low to high transition of the CE See Figure 8 for the RDSR instruction sequence.



**Figure 8 : READ-STATUS-REGISTER (RDSR) SEQUENCE** 



# **Write-Enable (WREN)**

The Write-Enable (WREN) instruction sets the Write-Enable-Latch bit to 1 allowing Write operations to occur. The WREN instruction must be executed prior to any Write (Program/Erase) operation.  $\overline{CE}$  must be driven high before the WREN instruction is executed.



#### **FIGURE 9 : WRITE ENABLE (WREN) SEQUENCE**

## **Write-Disable (WRDI)**

The Write-Disable (WRDI) instruction resets the Write-Enable-Latch bit disabling any new Write operations from occurring.

 $\overline{CE}$  must be driven high before the WRDI instruction is executed.



**Figure 10 : WRITE DISABLE (WRDI) SEQUENCE** 

#### **Enable-Write-Status-Register (EWSR)**

The Enable-Write-Status-Register (EWSR) instruction arms the Write-Status-Register (WRSR) instruction and opens the status register for alteration. The Enable-Write-Status-Register instruction does not have any effect and will be wasted, if it is not followed immediately by the Write-Status-Register (WRSR) instruction. CE must be driven low before the EWSR instruction is entered and must be driven high before the EWSR instruction is executed.

### **Write-Status-Register (WRSR)**

The Write-Status-Register instruction writes new values to the BP2, BP1, BP0, and BPL bits of the status register. CE must be driven low before the command sequence of the WRSR instruction is entered and driven high before the WRSR instruction is executed. See Figure 11 for EWSR or WREN and WRSR instruction sequences.

Executing the Write-Status-Register instruction will be ignored when  $\overline{WP}$  is low and BPL bit is set to "1". When the  $\overline{WP}$  is low, the BPL bit can only be set from "0" to "1" to lockdown the status register, but cannot be reset from "1" to "0".

When  $\overline{WP}$  is high, the lock-down function of the BPL bit is disabled and the BPL, BP0, BP1,and BP2 bits in the status register can all be changed. As long as BPL bit is set to 0 or WP pin is driven high  $(V_{1H})$  prior to the low-to-high transition of the  $\overline{CE}$  pin at the end of the WRSR instruction, the bits in the status register can all be altered by the WRSR instruction. In this case, a single WRSR instruction can set the BPL bit to "1" to lock down the status register as well as altering the BP0 ;BP1 and BP2 bits at the same time. See Table 3 for a summary description of  $\overline{WP}$ and BPL functions.



**Figure 11 : ENABLE-WRITE-STATUS-REGISTER (EWSR) or WRITE-ENABLE(WREN) and WRITE-STATUS-REGISTER (WRSR)** 

# **ELECTRICAL SPECIFICATIONS**

#### **Absolute Maximum Stress Ratings** (Applied conditions greater than those listed under "Absolute

Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.)



1. Output shorted for no more than one second. No more than one output shorted at a time.

#### **AC CONDITIONS OF TEST**





# TABLE 6: DC OPERATING CHARACTERISTICS V<sub>DD</sub> = 2.7-3.6V ; TA=0~70oC

#### **TABLE 7 : RECOMMENDED SYSTEM POWER-UP TIMINGS**



1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

#### **TABLE 8: CAPACITANCE (Ta = 25°C, f=1 Mhz, other pins open)**



1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.



# **Read-Electronic-Signature (RES)**

The RES instruction can be used to read the 8-bit Electronic Signature of the device on the SO pin. The RES instruction can provide access to the Electronic Signature of the device (except while an Erase, Program or WRSR cycle is in progress), Any ERS instruction executed while an Erase, Program or WRSR cycle is in progress is no decoded, and has no effect on the cycle in progress.



**Figure 12 : Read-Electronic-Signature (RES)** 

*ESMT F25L008A*

# **JEDEC Read-ID**

The JEDEC Read-ID instruction identifies the device as F25L008A and the manufacturer as ESMT. The device information can be read from executing the 8-bit command,.9FH. Following the JEDEC Read-ID instruction, the 8-bit manufacturer's ID, 8CH, is output from the device. After that, a 16-bit device ID is shifted out on the SO pin. Byte1, BFH, identifies the manufacturer as ESMT. Byte2, 20H (for TOP), 21H (for BOTTOM),identifies the memory type as SPI Flash. Byte3, 14H, identifies the device as F25L008A. The instruction sequence is shown in Figure 13.

The JEDEC Read ID instruction is terminated by a low to high transition on  $\overline{CE}$  at any time during data output. If no other command is issued after executing the JEDEC Read-ID instruction, issue a 00H (NOP) command before going into Standby Mode ( $\overline{CE}$  =VIH).



#### **Figure 13 : Jedec Read ID Sequence**

#### **Table 9 : JEDEC READ-ID DATA**



# **Read-ID (RDID)**

The Read-ID instruction (RDID) identifies the devices as F25L008A and manufacturer as ESMT. This command is backward compatible to all ESMT SPI devices and should be used as default device identification when multiple versions of ESMT SPI devices are used in one design. The device information can be read from executing an 8-bit command, 90H or ABH, followed by address bits [A23-A0]. Following the Read-ID instruction, the manufacturer's ID is located in address 00000H and the device ID is located in address 00001H. Once the device is in Read-ID mode, the manufacturer's and device ID output data toggles between address 00000H and 00001H until terminated by a low to high transition on CE .



**Figure 14 : Read-Electronic-Signature** 

#### **Table 10 : JEDEC READ-ID DATA**

![](_page_22_Picture_100.jpeg)

# **TABLE 11: RELIABILITY CHARACTERISTICS**

![](_page_23_Picture_158.jpeg)

1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

# **TABLE 12 : AC OPERATING CHARACTERISTICS TA=0~70oC**

![](_page_23_Picture_159.jpeg)

1. Relative to SCK.

# **ERASE AND PROGRAMMING PERFORMANCE**

![](_page_24_Picture_88.jpeg)

#### **Notes:**

1.Not 100% Tested, Excludes external system level over head.

2.Typical values measured at 25°C, 3V.

3.Maximum values measured at 85°C, 2.7V.

![](_page_25_Picture_0.jpeg)

![](_page_25_Figure_2.jpeg)

**FIGURE 15: SERIAL INPUT TIMING DIAGRAM**

![](_page_25_Figure_4.jpeg)

### **FIGURE 16: SERIAL OUTPUT TIMING DIAGRAM**

![](_page_26_Picture_0.jpeg)

![](_page_26_Figure_2.jpeg)

### **FIGURE 17: HOLD TIMING DIAGRAM**

![](_page_26_Figure_4.jpeg)

#### **FIGURE 18: POWER-UP TIMING DIAGRAM**

**FIGURE 20: A TEST LOAD EXAMPLE** 

CL

![](_page_27_Figure_2.jpeg)

1242 F21.0

**FIGURE 19 : AC INPUT/OUTPUT REFERENCE WAVEFORMS** 

![](_page_27_Figure_3.jpeg)

![](_page_27_Figure_5.jpeg)

θ

# **PACKING DIMENSIONS**

# **8-LEAD SOP ( 200 mil )**

![](_page_28_Figure_4.jpeg)

 $\overline{\mathbf{a}}$ SEATING PLANE

DETAIL "X"

L1

![](_page_28_Picture_161.jpeg)

**Controlling dimension : millimenter** 

*Elite Semiconductor Memory Technology Inc.**Publication Date: May. 2007* 

# **PACKING DIMENSIONS 8-Leads P-DIP ( 300 MIL )**

![](_page_29_Figure_3.jpeg)

![](_page_29_Picture_143.jpeg)

**Controlling dimension : Inch.**

# **Important Notice**

All rights reserved.

No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of ESMT.

The contents contained in this document are believed to be accurate at the time of publication. ESMT assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice.

The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by ESMT for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express , implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of ESMT or others.

Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs.

ESMT 's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications.

![](_page_30_Picture_10.jpeg)