

# Global Mixed-mode Technology Inc.

G1427

# 2W Stereo Audio Amplifier

6dB\10dB\15.6dB\21.6dB Selectable Gain Settings

#### **Features**

- Internal Gain Control, Which Eliminates External Gain-Setting Resistors
- Depop Circuitry Integrated
- Output Power at 1% THD+N, VDD=5V
  --2.0W/CH (typical) into a 4Ω Load
  --1.2W/CH (typical) into a 8Ω Load
- Bridge-Tied Load (BTL), Single-Ended (SE)
- Stereo Input MUX
- PC-Beep Input
- **■** Fully differential Input
- Shutdown Control Available
- Surface-Mount Power Package24-Pin TSSOP-P

#### **Applications**

- Stereo Power Amplifiers for Notebooks or Desktop Computers
- **■** Multimedia Monitors
- Stereo Power Amplifiers for Portable Audio Systems

#### **General Description**

G1427 is a stereo audio power amplifier in 24pin TSSOP thermal pad package. It can drive 2.0W continuous RMS power into  $4\Omega$  load per channel in Bridge-Tied Load (BTL) mode at 5V supply voltage. Its THD is smaller than 1% under the above operation condition. To simplify the audio system design in the notebook application, G1427 supports the Bridge-Tied Load (BTL) mode for driving the speakers, Single-End (SE) mode for driving the headphone. For the low current consumption applications, the SHDN mode is supported to disable G1427 when it is idle. The current consumption can be reduced to 160 $\mu$ A (typically).

Amplifier gain is internally configured and controlled by two terminals (GAIN0, GAIN1). BTL gain settings of 6dB, 10dB, 15.6dB, 21.6dB are provided, while SE gain is always configured as 4.1dB (inverting) for headphone driving. G1427 also supports two input paths, that means two different amplitude AC signals can be applied and chosen by setting HP/LINE pin. It enhances the hardware designing flexibility.

#### **Ordering Information**

| ORDER     | ORDER NUMBER | TEMP.          | PACKAGE       |
|-----------|--------------|----------------|---------------|
| NUMBER    | (Pb free)    | RANGE          |               |
| G1427F31U | G1427F31Uf   | -40°C to +85°C | TSSOP-24 (FD) |

Note: U:Tape & Reel (FD): Thermal Pad

## **Pin Configuration**





TEL: 886-3-5788833 http://www.gmt.com.tw

# G1427

# **Absolute Maximum Ratings**

| Supply Voltage, V <sub>CC</sub> 6\                        |
|-----------------------------------------------------------|
| Operating Ambient Temperature Range                       |
| T <sub>A</sub> 40°C to +85°C                              |
| Maximum Junction Temperature, T <sub>J</sub> 150°         |
| Storage Temperature Range, T <sub>STG</sub> 65°C to+150°C |
| Reflow Temperature (soldering, 10sec),260°C               |

| Power Dissipation (1)                     |                     |
|-------------------------------------------|---------------------|
| $T_A \le 25^{\circ}C$                     | 2.7W                |
| $T_A \le 70^{\circ}C$                     | 1.7W                |
| Electrostatic Discharge, V <sub>ESD</sub> |                     |
| Human body mode                           | 3000 <sup>(2)</sup> |
|                                           |                     |

#### Note:

#### **Electrical Characteristics**

DC Electrical Characteristics, T<sub>A</sub>=+25°C

| PARAMETER                                 | SYMBOL          | CONDITIO                          | N             | MIN | TYP | MAX | UNIT |
|-------------------------------------------|-----------------|-----------------------------------|---------------|-----|-----|-----|------|
| Supply voltage VDD                        | $V_{DD}$        |                                   |               | 4.5 | 5   | 5.5 | V    |
| High-Level Input voltage, V <sub>IH</sub> | V <sub>IH</sub> | SE/BTL, HP/LINE, SHUT             | DOWN , GAINO, | 2   |     |     | V    |
|                                           |                 | GAIN1                             |               |     |     |     |      |
| Low-Level Input voltage, V <sub>IL</sub>  | V <sub>IL</sub> | SE/BTL, HP/LINE, SHUTDOWN, GAINO, |               |     |     | 0.8 | V    |
|                                           |                 | GAIN1                             |               |     |     |     |      |
| DC Differential Output Voltage            | $V_{O(DIFF)}$   | V <sub>DD</sub> = 5V,Gain = 2     |               |     | 5   | 50  | mV   |
| Complete Company in Marks Marks           |                 | \\\ - 5\\                         | Stereo BTL    |     | 7.5 | 13  | А    |
| Supply Current in Mute Mode               | I <sub>DD</sub> | $V_{DD} = 5V$                     | Stereo SE     |     | 4   | 7   | mA   |
| I <sub>DD</sub> in Shutdown               | I <sub>SD</sub> | $V_{DD} = 5V$                     |               |     | 160 | 300 | μA   |

#### (AC Operation Characteristics, $V_{DD}$ = 5.0V, $T_A$ =+25°C, $R_L$ = 4 $\Omega$ , unless otherwise noted)

| PARAMETER                            | SYMBOL             | CONDITION                                    | MIN | TYP      | MAX | UNIT     |  |
|--------------------------------------|--------------------|----------------------------------------------|-----|----------|-----|----------|--|
|                                      |                    | THD = 1%, BTL, $R_L = 4\Omega$ G=-2V/V       |     | 2        |     | - W      |  |
|                                      |                    | THD = 1%, BTL, $R_L = 8\Omega$ G=-2V/V       |     | 1.25     |     |          |  |
| Output power (each channel) see Note | P <sub>(OUT)</sub> | THD = 10%, BTL, $R_L = 4\Omega$ G=-2V/V      |     | 2.5      |     | VV       |  |
|                                      |                    | THD = 10%, BTL, $R_L = 8\Omega$ G=-2V/V      |     | 1.6      |     |          |  |
|                                      |                    | THD = 0.1%, SE, $R_L = 32\Omega$             |     | 85       |     | mW       |  |
|                                      |                    | $P_0$ = 1.6W, BTL, $R_L$ = $4\Omega$ G=-2V/V |     | 100      |     |          |  |
| Total harmonic distortion plus noise | THD+N              | $P_0$ = 1W, BTL, $R_L$ = $8\Omega$ G=-2V/V   |     | 60       |     | m%       |  |
| Total Harmonic distortion plus hoise | THUTN              | $P_0 = 75$ mW, SE, $R_L = 32\Omega$          |     | 80       |     |          |  |
|                                      |                    | $V_I = 1V$ , RL = $10K\Omega$ , SE           |     | 30       |     |          |  |
| Maximum output power bandwidth       | B <sub>OM</sub>    | THD = 5%                                     |     | >15      |     | kHz      |  |
| Power supply ripple rejection        | PSRR               | F=1kHz, BTL mode G=-2V/V                     |     | 68       |     | dB       |  |
|                                      |                    | C <sub>BYP</sub> =1µF                        |     |          |     |          |  |
| Channel-to-channel output separation |                    | f = 1kHz                                     |     | 80       |     | dB       |  |
| Line/HP input separation             |                    |                                              |     | 80       |     | dB       |  |
| BTL attenuation in SE mode           |                    |                                              |     | 85       |     | dB       |  |
| Input impedance                      | ZI                 |                                              | Se  | ee Table | 2   | MΩ       |  |
| Signal-to-noise ratio                |                    | P <sub>O</sub> = 500mW, BTL, G=-2V/V         |     | 90       |     | dB       |  |
| Output noise voltage                 | $V_n$              | BTL, G=-2V/V, A Weighted filter              |     | 45       |     | μV (rms) |  |

Note :Output power is measured at the output terminals of the IC at 1kHz.

<sup>(1):</sup> Recommended PCB Layout

 $<sup>^{(2)}</sup>$ : Human body model : C = 100pF, R = 1500 $\Omega$ , 3 positive pulses plus 3 negative pulses

## **Typical Characteristics**

#### **Table of Graphs**

|                                      |                                     |                    | FIGURE                            |
|--------------------------------------|-------------------------------------|--------------------|-----------------------------------|
| THE AN Total House in Pintonian Phon |                                     | vs Frequency       | 1,2,7,8,13,14,19,21               |
| Nois                                 | ) +N Total Harmonic Distortion Plus | vs Output Power    | 3,4,5,6,9,10,11,12,15,16,17,18,20 |
| INOIS                                | <del>5</del>                        | vs Output Voltage  | 22                                |
|                                      | Output Noise Voltage                | vs Frequency       | 27                                |
| $V_{n}$                              | Supply Ripple Rejection Ratio       | vs Frequency       | 23,24                             |
|                                      | Crosstalk                           | vs Frequency       | 25,26                             |
| Po                                   | Output Power                        | vs Load Resistance | 28,29                             |
| $P_D$                                | Power Dissipation                   | vs Output Power    | 30,31                             |

#### Total Harmonic Distortion Plus Noise vs Output Frequency



Figure 1

#### Total Harmonic Distortion Plus Noise vs Output Frequency



Figure 2

# Total Harmonic Distortion Plus Noise vs Output Power



Figure 3

#### Total Harmonic Distortion Plus Noise vs Output Power



Figure 4

#### Total Harmonic Distortion Plus Noise vs Output Power



Figure 5

#### Total Harmonic Distortion Plus Noise vs Output Power



Figure 6

#### Total Harmonic Distortion Plus Noise vs Frequency



Figure 7

#### Total Harmonic Distortion Plus Noise vs Frequency



Figure 8

#### Total Harmonic Distortion Plus Noise vs Output Power



Figure 9

#### Total Harmonic Distortion Plus Noise vs Output Power



Figure 10

#### Total Harmonic Distortion Plus Noise vs Output Power



Figure 11

#### Total Harmonic Distortion Plus Noise vs Output Power



Figure 12

#### Total Harmonic Distortion Plus Noise vs Frequency



Figure 13

#### Total Harmonic Distortion Plus Noise vs Frequency



Figure 14

#### Total Harmonic Distortion Plus Noise vs Output Power



Figure 15

#### Total Harmonic Distortion Plus Noise vs Output Power



Figure 16

#### Total Harmonic Distortion Plus Noise vs Output Power



Figure 17

#### Total Harmonic Distortion Plus Noise vs Output Power



Figure 18

#### Total Harmonic Distortion Plus Noise vs Frequency



Figure 19

#### Total Harmonic Distortion Plus Noise vs Output Power



Figure 20

#### Total Harmonic Distortion Plus Noise vs Frequency



Figure 21

#### Total Harmonic Distortion Plus Noise vs Output Voltage



Figure 22

# Supply Ripple Rejection Ratio vs Frequency



Figure 23

# Supply Ripple Rejection Ratio vs Frequency



Figure 24

#### **Channel Separation**



Figure 25

#### **Channel Separation**



Figure 26

#### **Output Noise vs Frequency**



Figure 27

#### **Output Power vs Load Resistance**



Figure 28





#### Power Dissipation vs Output Power



Figure 31

#### **Recommend PCB Footprint**







# Global Mixed-mode Technology Inc.

# Pin Description

| PIN        | NAME     | I/O | FUNCTION                                                                                               |
|------------|----------|-----|--------------------------------------------------------------------------------------------------------|
| 1,12,13,24 | GND/HS   |     | Ground connection for circuitry, directly connected to thermal pad.                                    |
| 2          | GAIN0    | I   | Bit 0 of gain control                                                                                  |
| 3          | GAIN1    | I   | Bit 1 of gain control                                                                                  |
| 4          | LOUT+    | 0   | Left channel + output in BTL mode, + output in SE mode.                                                |
| 5          | LLINEIN  | 1   | Left channel line input, selected when HP/ LINE pin is held low.                                       |
| 6          | LPHIN    | 1   | Left channel headphone input, selected when HP/LINE pin is held high.                                  |
| 7,18       | PVDD     | I   | Power supply for output stages.                                                                        |
| 8          | RIN      | I   | Common right input for fully differential inputs. AC ground for single-ended inputs.                   |
| 9          | LOUT-    | 0   | Left channel - output in BTL mode, and high impedance in SE mode.                                      |
| 10         | LIN      | ı   | Common left input for fully differential inputs. AC ground for single-ended inputs.                    |
| 11         | BYPASS   |     | Tap to voltage divider for internal mid-supply bias generator.                                         |
| 14         | PC-BEEP  | - 1 | The input for PC-BEEP mode. PC-BEEP is enabled when at least eight continuous >                        |
|            |          |     | 1-V <sub>PP</sub> (peak to peak) square waves is input to PC-BEEP pin.                                 |
| 15         | SE/BTL   | I   | Hold low for BTL mode, hold high for SE mode.                                                          |
| 16         | ROUT-    | 0   | Right channel - output in BTL mode, high impedance state in SE mode.                                   |
| 17         | HP/LINE  | I   | MUX control input, hold high to select headphone inputs (6,20), hold low to select line inputs (5,23). |
| 19         | VDD      |     | Analog VDD input supply. This terminal needs to be isolated from PVDD to achieve highest performance.  |
| 20         | RHPIN    | ı   | Right channel headphone input, selected when HP/LINE pin is held high.                                 |
| 21         | ROUT+    | 0   | Right channel + output in BTL mode, positive output in SE mode.                                        |
| 22         | SHUTDOWN | ı   | Places entire IC in shutdown mode when held low, expect PC-BEEP remains active.                        |
| 23         | RLINEIN  | 1   | Right channel line input, selected when HP/LINE pin is held low.                                       |

## **Block Diagram**



## **Application Circuit**



## **Application Circuit Using Differential Inputs**

Note: 1µF ceramic capacitor should be placed as close as possible to the IC to filter the higher-frequency noise.



## **Application Circuit (continued)**



## **Application Circuit Using Single-Ended Inputs**

Note: 1µF ceramic capacitor should be placed as close as possible to the IC to filter the higher-frequency noise.

# **Application Information Gain setting via GAIN0 and GAIN1 inputs**

The internal gain setting is determined by two input terminals, GAIN0 and GAIN1. The gains listed in Table 1 are realized by changing the taps on the input resistors inside the amplifier. This will cause the internal input impedance, Z<sub>I</sub>, to be dependent on the gain setting. Although the real input impedance will shift by 30% due to process variation from part-to-part, the actual gain settings are controlled by the ratios of the resistors and the actual gain distribution from part-to-part is quite good.

Table 1

| GAIN0 | GAIN1 | SE/BTL | A <sub>v</sub> (dB) |
|-------|-------|--------|---------------------|
| 0     | 0     | 0      | 6                   |
| 0     | 1     | 0      | 10                  |
| 1     | 0     | 0      | 15.6                |
| 1     | 1     | 0      | 21.6                |
| Х     | Х     | 1      | 4.1                 |

#### **Input Resistance**

The typical input impedance at each gain setting is given in the Table 2. Each gain setting is achieved by varying the input resistance of the amplifier, which can be over 3 times from its minimum value to the maximum value. As a result, if a single capacitor is used in the input high pass filter, the -3dB or cut-off frequency will be also change over 3 times. To reduce the variation of the cut-off frequency, an additional resistor can be connected from the input pin of the amplifier to the ground, as shown in Figure 1. With the extra resistor, the cut-off frequency can be re-calculated using equation :  $f_{-3dB} = 1/$  $2\pi C(R||R_I)$ . Using small external R can reduce the variation of the cut-off frequency. But the side effect is small external R will also let (R||R<sub>I</sub>) become small, the cut-off frequency will be larger and degraded the bass-band performance. The other side effect is with extra power dissipation through the external resistor R to the ground. So using the external resistor R to flatting the variation of the cut-off frequency, the user must also consider the bass-band performance and the extra power dissipation to choose the accepted external resistor R value.



Figure 1

Table 2

| Zi (Kohm) | A <sub>v</sub> (dB) |
|-----------|---------------------|
| 30        | 21.6                |
| 45        | 15.6                |
| 70        | 10                  |
| 90        | 6                   |

#### Input Capacitor

In the typical application, an input capacitor  $C_i$  is required to allow the amplifier to bias the input signal to the proper dc level for optimum operation. In this case , $C_i$  and the input impedance of the amplifier,  $Z_i$ , form a high-pass filter with the -3dB determined by the equation:  $f_{\text{-3dB}}$ = 1/ (2  $\pi$  R<sub>I</sub>  $C_i$ )

The value of  $C_i$  is important to consider as it directly affects the bass performance of the application circuit. For example, if the input resistor is  $15k\Omega$ , the input capacitor is  $1\mu F$ , the flat bass response will be down to 10.6Hz.

Because the small leakage current of the input capacitors will cause the dc offset voltage at the input to the amplifier that reduces the operation headroom, especially at the high gain applications. The low-leakage tantalum or ceramic capacitors are suggested to be used as the input coupling capacitors. When using the polarized capacitors, it is important to let the positive side connecting to the higher dc level of the application.

#### **Power Supply Decoupling**

The G1427 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to make sure the output total harmonic distortion (THD) as low as possible. The optimum decoupling is using two capacitors with different types that target different types of noise on the power supply leads. For high frequency transients, spikes, a good low ESR ceramic capacitor works best, typically  $0.1\mu\text{F}/1\mu\text{F}$  used and placed as close as possible to the G1427 VDD lead. A larger aluminum electrolytic capacitor of  $10\mu\text{F}$  or greater placed near the device power is recommended for filtering low-frequency noise.

#### **Optimizing DEPOP Operation**

Circuitry has been implemented in G1427 to minimize the amount of popping heard at power-up and when coming out of shutdown mode. Popping occurs whenever a voltage step is applied to the speaker and making the differential voltage generated at the two ends of the speaker. To avoid the popping heard, the bypass capacitor should be chosen promptly,  $1/(C_Bx170k\Omega) \leq 1/(C_I^*(R_I+R_F))$ .



Where 170k $\Omega$  is the output impedance of the mid-rail generator,  $C_B$  is the mid-rail bypass capacitor,  $C_I$  is the input coupling capacitor,  $R_I$  is the input impedance,  $R_F$  is the gain setting impedance which is on the feedback path.  $C_B$  is the most important capacitor. Besides it is used to reduce the popping,  $C_B$  can also determine the rate at which the amplifier starts up during startup or recovery from shutdown mode.

De-popping circuitry of G1427 is shown as below Figure 2. The PNP transistor limits the voltage drop across the  $120 k\Omega$  by slewing the internal node slowly when power is applied. At start-up, the voltage at BYPASS capacitor is 0. The PNP is ON to pull the mid-point of the bias circuit down. So the capacitor sees a lower effective voltage, and thus the charging is slower. This appears as a linear ramp (while the PNP transistor is conducting), followed by the expected exponential ramp of an R-C circuit.

For better performance,  $C_B$  is recommended to be at least 1.5 times of input coupling capacitor  $C_I$ . For example, if using  $1\mu F$  input coupling capacitor,  $2.2\mu F$  ceramic or tantalum low-ESR capacitors are recommended to achieve the better THD performance.



Figure 2

#### **Output coupling capacitor**

G1427 can drive clean, low distortion SE output power with gain -1V/V into headphone loads (generally  $16\Omega$  or  $32\Omega$ ) as in Figure 3. Please refer to **Electrical Characteristics** to see the performances. A coupling capacitor is needed to block the dc-offset voltage, allowing pure ac signals into headphone loads. Choosing the coupling capacitor will also determine the -3dB point of the high-pass filter network, as Figure 4.

$$f_{\rm C}$$
=1/(2  $\pi$  R<sub>L</sub>C<sub>C</sub>)

For example, a 220µF capacitor with 32 $\Omega$  headphone load would attenuate low frequency performance below 22.6Hz. So the coupling capacitor should be well chosen to achieve the excellent bass performance when in SE mode operation.



Figure 3



Figure 4

#### **Bridged-Tied Load Mode Operation**

G1427 has two linear amplifiers to drive both ends of the speaker load in Bridged-Tied Load (BTL) mode operation. Figure 5 shows the BTL configuration. The differential driving to the speaker load means that when one side is slewing up, the other side is slewing down, and vice versa. This configuration in effect will double the voltage swing on the load as compared to a ground reference load. In BTL mode, the peak-to-peak voltage Vo(PP) on the load will be two times than a ground reference configuration. The voltage on the load is doubled, this will also yield 4 times output power on the load at the same power supply rail and loading. Another benefit of using differential driving configuration is that BTL operation cancels the dc offsets, which eliminates the dc coupling capacitor that is needed to cancelled dc offsets in the ground reference configuration. Low-frequency performance is then limited only by the input network and speaker responses. Cost and PCB space can be minimized by eliminating the dc coupling capacitors.

#### Input MUX And SE/BTL Operation



The G1427 allows two different input sources applied to the audio amplifiers, which can be independent to the SE/ $\overline{\text{BTL}}$  setting. When HP/ $\overline{\text{LINE}}$  is held high, the headphone inputs are active. When the HP/ $\overline{\text{LINE}}$  is held low, the line inputs are selected.

When SE/BTL is held low, all four internal audio amplifiers are activated to drive the stereo speakers. When SE/BTL is held high, two amplifiers are activated to drive the stereo headphones. The other two amplifiers are disable and keeping the outputs high impedance.

#### Shutdown mode

When the normal operation, the  $\overline{SHUTDOWN}$  pin should be held high. Pulling  $\overline{SHUTDOWN}$  low will mute the outputs and deactivate almost circuits except PC-BEEP monitoring block. At this moment, the current of this device will be reduced to about 160 $\mu$ A to save the battery energy. The  $\overline{SHUTDOWN}$  pin should never be left unconnected during the normal applications.

|         | INPU   | AMPLIFIE | R STATE |        |
|---------|--------|----------|---------|--------|
| HP/LINE | SE/BTL | SHUTDOWN | INPUT   | OUTPUT |
| Χ       | Х      | Low      | Х       | Mute   |
| Low     | Low    | High     | Line    | BTL    |
| Low     | High   | High     | Line    | SE     |
|         |        |          | head-   |        |
| High    | Low    | High     | phone   | BTL    |
|         |        |          | head-   |        |
| High    | High   | High     | phone   | SE     |

<sup>\*</sup> Inputs should never be left unconnected

X= do not care

#### **PC-BEEP Operation**

The PC-BEEP input allows a system beep to be sent directly from a computer through the amplifier to the speakers with a few external components. It is activated automatically by detecting the PC-BEEP input. The preferred input signal is a square wave or pulse train with an amplitude of 1-V<sub>PP</sub> or greater. To be accurately detected, the signal must be with at least 1-V<sub>PP</sub> amplitude, 8 continuous rising edges, rise and fall times less than  $0.1\mu s$ . When the signal is no longer detected, the amplifier will return its previous operating mode and volume setting.

When the PC-BEEP mode is activated, both the LINEIN and HPIN are deselected and the outputs will be driven in BTL mode with the signal from PC-BEEP. The gain setting will be also fixed at 0.3V/V, independent of the volume setting. If the device is in the SHUTDOWN mode, activating PC-BEEP will take the device out of shutdown mode and output the PC-BEEP input signal until the PC-BEEP signal no longer detected. And then the device will return the shutdown mode when no PC-BEEP signal is detected.

The PC-BEEP input can be dc-coupled to save the coupling capacitor. This pin is set at mid-rail normally when no signal is present.

If AC-coupling is desired, the value of the coupling capacitor should be chosen to satisfy the equation:

$$C_{PCB} \ge 1/(2\pi f_{PCB}*150K\Omega)$$

C<sub>PCB</sub> is the PC-BEEP AC-coupling capacitor. f<sub>PCB</sub> is the frequency of applied PC-BEEP input signal.

## **Package Information**







#### NOTF:

- 1. Package body sizes exclude mold flash protrusions or gate burrs
- 2. Tolerance  $\pm 0.1$ mm unless otherwise specified
- 3. Coplanarity: 0.1mm
- 4. Controlling dimension is millimeter. Converted inch dimensions are not necessarily exact.
- 5. Die pad exposure size is according to lead frame design.
- 6. Follow JEDEC MO-153

| SYMBOL   | D    | IMENSION IN M | М    | DIN   | MENSION IN INC | H     |
|----------|------|---------------|------|-------|----------------|-------|
| STWIBOL  | MIN. | NOM.          | MAX. | MIN.  | NOM.           | MAX.  |
| Α        |      |               | 1.15 |       |                | 0.045 |
| A1       | 0.00 |               | 0.10 | 0.000 |                | 0.004 |
| A2       | 0.80 | 1.00          | 1.05 | 0.031 | 0.039          | 0.041 |
| b        | 0.19 |               | 0.30 | 0.007 |                | 0.012 |
| С        | 0.09 |               | 0.20 | 0.004 |                | 0.008 |
| D        | 7.70 | 7.80          | 7.90 | 0.303 | 0.307          | 0.311 |
| Е        | 6.20 | 6.40          | 6.60 | 0.244 | 0.252          | 2.260 |
| E1       | 4.30 | 4.40          | 4.50 | 0.169 | 0.173          | 0.177 |
| е        |      | 0.65          |      |       | 0.026          |       |
| L        | 0.45 | 0.60          | 0.75 | 0.018 | 0.024          | 0.030 |
| у        |      |               | 0.10 |       |                | 0.004 |
| $\theta$ | 0°   |               | 8°   | 0°    |                | 8°    |

### **Taping Specification**



| PACKAGE       | Q'TY/REEL |
|---------------|-----------|
| TSSOP-24 (FD) | 2,500 ea  |

GMT Inc. does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and GMT Inc. reserves the right at any time without notice to change said circuitry and specifications.