# Supertex inc.

# HV9931 Unity Power Factor LED Lamp Driver

#### **Features**

- Constant output current
- Large step-down ratio
- Unity power factor
- Low Input current harmonic distortion
- Fixed frequency or fixed off-time operation
- Internal 450V linear regulator
- Input and output current sensing
- Input current limit
- Enable, PWM and phase dimming

#### **Applications**

- Offline LED lamps and fixtures
- Street lamps
- Traffic signals
- Decorative lighting

#### General Description

The HV9931 is a fixed frequency PWM controller IC designed to control an LED lamp driver using a single-stage PFC buckboost-buck topology. It can achieve a unity power factor and a very high step-down ratio that enables driving a single high-brightness LED from the 85-264VAC input without a need for a power transformer. This topology allows reducing the filter capacitors and using non-electrolytic capacitors to improve reliability. The HV9931 uses open-loop peak current control to regulate both the input and the output current. This control technique eliminates a need for loop compensation, limits the input inrush current, and is inherently protected from input under-voltage condition.

Capacitive isolation protects the LED Lamp from failure of the switching MOSFET. HV9931 provides a low-frequency PWM dimming input that can accept an external control signal with a duty ratio of 0-100% and a frequency of up to a few kilohertz. The PWM dimming capability enables HV9931 phase control solutions that can work with standard wall dimmers.

## **Typical Application Circuit**



#### **Ordering Information**

| DEVICE | Package Options           |  |  |  |  |  |  |
|--------|---------------------------|--|--|--|--|--|--|
| DEVICE | 8-Lead SOIC (Narrow Body) |  |  |  |  |  |  |
| HV9931 | HV9931LG-G                |  |  |  |  |  |  |





-G indicates package is RoHS compliant ('Green')

### **Absolute Maximum Ratings**

| Parameter                                                                                                                   | Value                        |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------|------------------------------|--|--|--|--|--|--|
| V <sub>IN</sub> to GND                                                                                                      | -0.5V to +470V               |  |  |  |  |  |  |
| V <sub>DD</sub> to GND                                                                                                      | -0.3V to +13.5V              |  |  |  |  |  |  |
| CS1, CS2 to GND                                                                                                             | $-0.3V$ to $V_{DD} + 0.3V$   |  |  |  |  |  |  |
| PWMD to GND                                                                                                                 | $-0.3V$ to $(V_{DD} + 0.3V)$ |  |  |  |  |  |  |
| GATE to GND                                                                                                                 | $-0.3V$ to $(V_{DD} + 0.3V)$ |  |  |  |  |  |  |
| Continuous Power Dissipation (T <sub>A</sub> = +25°C)  Also limited by package power dissipation limit, whichever is lower. |                              |  |  |  |  |  |  |
| 8-Lead SOIC (derate 9mW/°C above +25°C)                                                                                     | 900mW                        |  |  |  |  |  |  |
| Operating temperature range                                                                                                 | -40°C to +85°C               |  |  |  |  |  |  |
| Junction temperature                                                                                                        | +125°C                       |  |  |  |  |  |  |
| Storage temperature range                                                                                                   | -65°C to +150°C              |  |  |  |  |  |  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Pin Configuration**



### **Product Marking**



Y = Last Digit of Year Sealed WW = Week Sealed L = Lot Number \_\_\_\_\_ = "Green" Packaging

8-Lead SOIC

#### **Electrical Characteristics**

(The \* denotes the specifications which apply over the full operating junction temperature range of -40°C <  $T_A$  < +85°C, otherwise the specifications are at  $T_A$  = 25°C,  $V_{IN}$  = 12V, unless otherwise noted)

| Symbol                | Parameter                                       | Min  | Тур | Max  | Units | Conditions                                                                                       |  |  |  |  |
|-----------------------|-------------------------------------------------|------|-----|------|-------|--------------------------------------------------------------------------------------------------|--|--|--|--|
| Input                 |                                                 |      |     |      |       |                                                                                                  |  |  |  |  |
| V <sub>INDC</sub>     | Input DC supply voltage range*                  | 8    | -   | 450  | V     | DC input voltage                                                                                 |  |  |  |  |
| I <sub>INSD</sub>     | Shut-down mode supply current*                  | -    | 0.5 | 1    | mA    | PWMD connected to GND, V <sub>IN</sub> = 12V                                                     |  |  |  |  |
| Internal Regulator    |                                                 |      |     |      |       |                                                                                                  |  |  |  |  |
| V <sub>DD</sub>       | Internally regulated voltage*                   | 7.12 | 7.5 | 7.88 | V     | $V_{IN} = 8$ , $I_{DD(ext)} = 0$ , PWMD = $V_{DD}$ , $C_{GATE} = 500pF$                          |  |  |  |  |
| V <sub>DD, line</sub> | Line regulation of V <sub>DD</sub>              | 0    | -   | 1    | V     | $V_{IN}$ = 8 - 450V, $I_{DD(ext)}$ = 0, 500pF at GATE; $R_{T}$ = 226k $\Omega$ , PWMD = $V_{DD}$ |  |  |  |  |
| V <sub>DD, load</sub> | Load regulation of V <sub>DD</sub>              | 0    | -   | 100  | mV    | $I_{DD}(ext) = 0 - 1mA, 500pF at GATE;$<br>$R_{T} = 226k\Omega, PWMD = V_{DD}$                   |  |  |  |  |
| UVLO                  | V <sub>DD</sub> undervoltage lockout threshold  | 6.45 | 6.7 | 6.95 | V     | V <sub>IN</sub> rising                                                                           |  |  |  |  |
| ΔUVLO                 | V <sub>DD</sub> undervoltage lockout hysteresis | -    | 500 | -    | mV    |                                                                                                  |  |  |  |  |

| Symbol                                    | Parameter                        | Min                  | Тур | Max                  | Units | Conditions                                        |  |  |  |
|-------------------------------------------|----------------------------------|----------------------|-----|----------------------|-------|---------------------------------------------------|--|--|--|
| PWM Dim                                   | iming                            |                      |     |                      | •     |                                                   |  |  |  |
| $V_{\text{PWMD(Io)}}$                     | PWMD input low voltage*          | -                    | -   | 1.0                  | V     | $V_{IN} = 8 - 450V$                               |  |  |  |
| V <sub>PWMD(hi)</sub>                     | PWMD input high voltage*         | 2.4                  | -   | ı                    | V     | $V_{IN} = 8 - 450V$                               |  |  |  |
| R <sub>PWMD</sub>                         | PWMD pull-down resistance        | 50                   | 100 | 150                  | kΩ    | V <sub>PWMD</sub> = 5V                            |  |  |  |
| GATE                                      |                                  |                      |     |                      |       |                                                   |  |  |  |
| V <sub>GATE(hi)</sub>                     | GATE high output voltage*        | V <sub>DD</sub> -0.3 | -   | $V_{_{\mathrm{DD}}}$ | V     | I <sub>GATE</sub> = 10mA                          |  |  |  |
| V <sub>GATE(Io)</sub>                     | GATE low output voltage*         | 0                    | -   | 0.3                  | V     | I <sub>GATE</sub> = -10mA                         |  |  |  |
| T <sub>RISE</sub>                         | GATE output rise time            | -                    | 30  | 50                   | ns    | C <sub>GATE</sub> = 500pF                         |  |  |  |
| T <sub>FALL</sub>                         | GATE output fall time            | -                    | 30  | 50                   | ns    | C <sub>GATE</sub> = 500pF                         |  |  |  |
| T <sub>DELAY</sub>                        | Delay from CS trip to GATE       | -                    | 150 | 300                  | ns    | $V_{IN} = 12V, V_{CSI, V_{CS2}} = -100 \text{mV}$ |  |  |  |
| T <sub>BLANK</sub>                        | Blanking delay                   | 150                  | 215 | 280                  | ns    | $V_{CSI,}V_{CS2} = -100 \text{mV}$                |  |  |  |
| Oscillator                                | Oscillator                       |                      |     |                      |       |                                                   |  |  |  |
| F <sub>osc</sub>                          | Initial accuracy                 | 80                   | 100 | 120                  | kHz   | $R_{T} = 226K\Omega$                              |  |  |  |
| Comparators                               |                                  |                      |     |                      |       |                                                   |  |  |  |
| V <sub>OFFSET1</sub> V <sub>OFFSET2</sub> | Comparator Input offset voltage* | -15                  | -   | 15                   | mV    |                                                   |  |  |  |

# **Functional Block Diagram**



#### **Typical Performance Characteristics** $(T_j = 25^{\circ}C, V_N = 100V \text{ unless otherwise noted})$











## **Functional Description**

## **Power Topology**

The HV9931 is optimized to drive Supertex's proprietary single-stage, single-switch, non-isolated topology, cascading an input power factor correction (PFC) buck-boost stage and an output buck converter power stage. This power converter topology offers numerous advantages useful for driving high-brightness light emitting diodes (HB LED). These advantages include unity power factor, low harmonic distortion of the input AC line current, and low output current ripple. The output load is decoupled from the input voltage with a capacitor making the driver inherently failure-safe for the output load. The power converter topology also permits reducing the size of a filter capacitor needed, enabling use of non-electrolytic capacitors. The latter advantage greatly improves reliability of the overall solution.

The HV9931 is a peak current-mode controller that is specifically designed to drive a constant current buckboost-buck power converter. This patent pending control scheme features two identical current sense comparators for detecting negative current signal levels. One of the comparators regulates the output LED current, while the other is used for sensing the input inductor current. The second comparator is mainly responsible for the converter start-up. The control scheme inherently features low inrush current and input under-voltage protection. The HV9931 can operate with programmable constant frequency or constant off-time. In many cases, the constant off-time operating mode is preferred, since it improves line regulation of the output current, reduces voltage stress of the power components and simplifies regulatory EMI compliance. (See Application Note AN-H52.)

#### **Input Voltage Regulator**

The HV9931 can be powered directly from its VIN pin, and takes a voltage from 8V to 450V. When a voltage is applied at the VIN pin, the HV9931 seeks to maintain a constant 7.5V at the VDD pin. The  $V_{\rm DD}$  voltage can be also used as a reference for the current sense comparators. The regulator is equipped with an under-voltage protection circuit which shuts off the HV9931 when the voltage at the VDD pin falls below 6.2V.

The VDD pin must be bypassed by a low ESR capacitor (≥ 0.1µF) to provide a low impedance path for the high frequency current of the output gate driver.

The HV9931 can also be operated by supplying a voltage at the VDD pin greater than the internally regulated voltage. This will turn off the internal linear regulator and the HV9931 will function by drawing power from the external voltage source connected to the VDD pin.

# PWM Dimming and Wall Dimmer Compatibility

PWM Dimming can be achieved by applying a TTL-compatible square wave signal at the PWMD pin. When the PWMD pin is pulled high, the gate driver is enabled and the circuit operates normally. When the PWMD pin is left open or connected to GND, the gate driver is disabled and the external MOSFET turns off. The HV9931 is designed so that the signal at the PWMD pin inhibits the driver only, and the IC need not go through the entire start-up cycle each time ensuring a quick response time for the output current.

The power topology requires little filter capacitance at the output, since the output current of the buck stage is continuous, and since AC line filtering is accomplished through the middle capacitor rather than the output one. Therefore, disabling the HV9931 via its PWMD or VIN pins can interrupt the output LED current in accordance with the phase-controlled voltage waveform of a standard wall dimmer.

#### Oscillator

Connecting an external resistor from RT pin to GND programs switching frequency:

$$F_{S}\left[kHz\right] = \frac{25000}{R_{T}\left[K\Omega\right] + 22}$$

Connecting the resistor from RT pin to GATE programs constant off-time:

$$T_{OFF} \left[ \mu s \right] = \frac{R_T \left[ K\Omega \right] + 22}{25}$$

#### **Input and Output Current Feedback**

Two current sense comparators are included in the HV9931. Both comparators have their non-inverting inputs internally connected to ground (GND). The CS1 and CS2 inputs are inverting inputs of the comparators. Connecting a resistor divider into either of these inputs from a positive reference voltage and a negative current sense signal programs the current sense threshold of the comparator. The  $V_{\rm DD}$  voltage of the HV9931 can be used as the reference voltage. If more accuracy is needed, an external reference voltage can be applied. When either the CS1 or the CS2 pin voltage falls below GND, the GATE pulse is terminated. A leading edge blanking delay of 215ns (typ) is added. The GATE voltage becomes high again upon receiving the next clock pulse of the oscillator circuit.

Referring to the Functional Circuit Diagram, the CS2 comparator is responsible for regulating output current. The output LED current can be programmed using the following equation:

$$R_{CS2} = \frac{Io + \frac{I}{2}\Delta I_{L2}}{7.5V} \cdot R_{REF2} \cdot R_{S2}$$

where  $\Delta I_{L2}$  is the peak-to-peak current ripple in L2. The CS1 comparator limits the current in the input inductor L1. There is no charge in the capacitor C1 upon the start-up of the converter. Therefore, L2 cannot develop the output current, and the HV9931 starts-up in the input current limiting mode. The CS1 current threshold must be programmed such that no input current limiting occurs in normal steady-state operation. The CS1 threshold can be programmed in accordance with a similar equation:

$$R_{CSI} = \frac{I_{LI(PK)}}{7.5V} \cdot R_{REFI} \cdot R_{SI}$$

where  $I_{L1(PK)}$  is the maximum peak current in L1.

#### **MOSFET Gate Driver**

Typically, the gate driving capability of the HV9931 is limited by the amount of power dissipation in its linear regulator. Thus, care must be taken selecting a switching MOSFET to be used in the circuit. An optimal trade-off must be found between the gate charge and the on-resistance of the MOSFET to minimize the input regulator current.

# **Functional Circuit Diagram**



## **Switching Waveform**



# **Pin Description**

| Pin# | Pin Name | Description                                                                                                                                                                                                                                                 |
|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | VIN      | This pin is the input of a high voltage regulator.                                                                                                                                                                                                          |
| 2, 7 | CS1, CS2 | These pins are used to sense the input and output currents of the converter. They are the inverting inputs of the internal comparators.                                                                                                                     |
| 3    | GND      | Ground return for all the internal circuitry. This pin must be electrically connected to the ground of the power train.                                                                                                                                     |
| 4    | GATE     | This pin is the output gate driver for an external N-channel power MOSFET.                                                                                                                                                                                  |
| 5    | PWMD     | When this pin is pulled to GND, switching of the HV9931 is disabled. When the PWMD pin is released, or external TTL high level is applied to it, switching will resume. This feature is provided for applications that require PWM dimming of the LED lamp. |
| 6    | VDD      | This is a power supply pin for all internal circuits. It must be bypassed with a low ESR capacitor to GND.                                                                                                                                                  |
| 8    | RT       | Oscillator control. A resistor connected between this pin and GND sets the PWM frequency. A resistor connected between this pin and GATE sets the PWM off-time.                                                                                             |

## 8-Lead SOIC (Narrow Body) Package Outline (LG)

4.90x3.90mm body, 1.75mm height (max), 1.27mm pitch



Note 1:

This chamfer feature is optional. If it is not present, then a Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier may be either a mold, or an embedded metal or marked feature.

| Symbo          | ol . | Α    | A1   | A2   | b    | D    | E    | E1   | е           | h    | L    | L1          | L2          | θ          | θ1  |
|----------------|------|------|------|------|------|------|------|------|-------------|------|------|-------------|-------------|------------|-----|
| Dimension (mm) | MIN  | 1.35 | 0.10 | 1.25 | 0.31 | 4.80 | 5.80 | 3.80 | 1.27<br>BSC | 0.25 | 0.40 | 1.04<br>REF | 0.25<br>BSC | <b>0</b> ° | 5°  |
|                | NOM  | -    | -    | 1    | -    | 4.90 | 6.00 | 3.90 |             | -    | -    |             |             | -          | -   |
|                | MAX  | 1.75 | 0.25 | -    | 0.51 | 5.00 | 6.20 | 4.00 |             | 0.50 | 1.27 |             |             | <b>8</b> º | 15° |

JEDEC Registration MS-012, Variation AA, Issue E, Sept. 2005.

Drawings not to scale.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell its products for use in such applications, unless it receives an adequate "product liability indemnification insurance agreement". **Supertex** does not assume responsibility for use of devices described and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions or inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications, refer to the **Supertex** website: http://www.supertex.com.

