

Vishay Siliconix

## **Power MOSFET**

| PRODUCT SUMMARY            |                        |        |  |  |  |  |
|----------------------------|------------------------|--------|--|--|--|--|
| V <sub>DS</sub> (V)        | 600                    | 600    |  |  |  |  |
| R <sub>DS(on)</sub> (Ω)    | V <sub>GS</sub> = 10 V | 1.2    |  |  |  |  |
| Q <sub>g</sub> (Max.) (nC) | 60                     | 60     |  |  |  |  |
| Q <sub>gs</sub> (nC)       | 8.3                    | 8.3    |  |  |  |  |
| Q <sub>gd</sub> (nC)       | 30                     |        |  |  |  |  |
| Configuration              | Singl                  | Single |  |  |  |  |



#### **FEATURES**

Surface Mount (IRFBC40S/SiHFBC40S)







- 150 °C Operating Temperature
- · Fast Switching
- · Fully Avalanche Rated
- Lead (Pb)-free Available

#### **DESCRIPTION**

Third generation Power MOSFETs from Vishay provide the designer with the best combination of fast switching, ruggedized device design, low on-resistance and cost-effectiveness.

The D²PAK is a surface mount power package capable of the accommodating die sizes up to HEX-4. It provides the highest power capability and the lowest possible on-resistance in any existing surface mount package. The D²PAK is suitable for high current applications because of its low internal connection resistance and can dissipate up to 2.0 W in a typical surface mount application. The through-hole version (IRFBC40L/SiHFBC40L) is available for low-profile applications.

| ORDERING INFORMATION |                             |                             |                             |  |  |
|----------------------|-----------------------------|-----------------------------|-----------------------------|--|--|
| Package              | D <sup>2</sup> PAK (TO-263) | D <sup>2</sup> PAK (TO-263) | I <sup>2</sup> PAK (TO-262) |  |  |
| Lead (Pb)-free       | IRFBC40SPbF                 | IRFBC40STRLPbFa             | IRFBC40LPbF                 |  |  |
|                      | SiHFBC40S-E3                | SiHFBC40STL-E3a             | SiHFBC40L-E3                |  |  |
| SnPb                 | IRFBC40S                    | IRFBC40STRL <sup>a</sup>    | IRFBC40L                    |  |  |
|                      | SiHFBC40S                   | SiHFBC40STL <sup>a</sup>    | SiHFBC40L                   |  |  |

#### Note

a. See device orientation.

| ABSOLUTE MAXIMUM RATINGS T <sub>C</sub> = 25 °C, unless otherwise noted |                                                                 |                 |      |      |  |  |
|-------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------|------|------|--|--|
| PARAMETER                                                               | SYMBOL                                                          | LIMIT           | UNIT |      |  |  |
| Drain-Source Voltage <sup>e</sup>                                       | 190                                                             | V <sub>DS</sub> | 600  |      |  |  |
| Gate-Source Voltagee                                                    | -IM EN((2)                                                      | V <sub>GS</sub> | ± 20 | V    |  |  |
| Continuous Drain Current                                                | $V_{GS}$ at 10 V $T_{C} = 25 ^{\circ}C$ $T_{C} = 100 ^{\circ}C$ |                 | 6.2  |      |  |  |
|                                                                         | $V_{GS}$ at 10 $V_{CS}$ $T_{C} = 100  ^{\circ}C$                | I <sub>D</sub>  | 3.9  | А    |  |  |
| Pulsed Drain Current <sup>a,e</sup>                                     | I <sub>DM</sub>                                                 | 25              |      |      |  |  |
| Linear Derating Factor                                                  |                                                                 | 1.0             | W/°C |      |  |  |
| Single Pulse Avalanche Energy <sup>b, e</sup>                           | E <sub>AS</sub>                                                 | 570             | mJ   |      |  |  |
| Repetitive Avalanche Currenta                                           | I <sub>AR</sub>                                                 | 6.2             | А    |      |  |  |
| Repetitive Avalanche Energy <sup>a</sup>                                | E <sub>AR</sub>                                                 | 13              | mJ   |      |  |  |
| Maximum Power Dissipation                                               | T <sub>C</sub> = 25 °C                                          | В               | 130  | W    |  |  |
|                                                                         | T <sub>A</sub> = 25 °C                                          | P <sub>D</sub>  | 3.1  | ] vv |  |  |
| Peak Diode Recovery dV/dtc, e                                           | dV/dt                                                           | 3.0             | V/ns |      |  |  |

Pocontaining terminations are not RoHS compliant, exemptions may apply

Document Number: 91116

## Vishay Siliconix



| ABSOLUTE MAXIMUM RATINGS T <sub>C</sub> = 25 °C, unless otherwise noted |                                   |               |                  |  |  |
|-------------------------------------------------------------------------|-----------------------------------|---------------|------------------|--|--|
| PARAMETER                                                               | SYMBOL                            | LIMIT         | UNIT             |  |  |
| Operating Junction and Storage Temperature Range                        | T <sub>J</sub> , T <sub>stg</sub> | - 55 to + 150 | °C               |  |  |
| Soldering Recommendations (Peak Temperature)                            | for 10 s                          |               | 300 <sup>d</sup> |  |  |

#### Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b.  $V_{DD}$  = 50 V; starting  $T_J$  = 25 °C, L = 27 mH,  $R_G$  = 25  $\Omega$ ,  $I_{AS}$  = 6.2 A (see fig. 12).
- c.  $I_{SD} \leq 6.2$  A,  $dI/dt \leq 80$  A/µs,  $V_{DD} \leq V_{DS}, \, T_J \leq 150$  °C.
- d. 1.6 mm from case.
- e. Uses IRFBC40/SiHFBC40 data and test conditions.

| THERMAL RESISTANCE RATINGS                                           |                   |      |      |      |  |
|----------------------------------------------------------------------|-------------------|------|------|------|--|
| PARAMETER                                                            | SYMBOL            | TYP. | MAX. | UNIT |  |
| Maximum Junction-to-Ambient (PCB Mounted, steady-state) <sup>a</sup> | R <sub>thJA</sub> | -    | 40   | °C/W |  |
| Maximum Junction-to-Case                                             | R <sub>thJC</sub> | -    | 1.0  |      |  |

#### Note

a. When mounted on 1" square PCB (FR-4 or G-10 material).

| PARAMETER                               | SYMBOL                | TEST CONDITIONS                                                                                                                  |                                                                                     | MIN. | TYP.     | MAX.  | UNIT     |
|-----------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------|----------|-------|----------|
| Static                                  | •                     | <b>.</b>                                                                                                                         |                                                                                     |      | <u>L</u> |       | <u>I</u> |
| Drain-Source Breakdown Voltage          | V <sub>DS</sub>       | V <sub>GS</sub> :                                                                                                                | = 0 V, I <sub>D</sub> = 250 μA                                                      | 600  | -        | -     | V        |
| V <sub>DS</sub> Temperature Coefficient | $\Delta V_{DS}/T_{J}$ | Reference                                                                                                                        | ce to 25 °C, I <sub>D</sub> = 1 mA                                                  | -    | 0.70     | -     | V/°C     |
| Gate-Source Threshold Voltage           | V <sub>GS(th)</sub>   | V <sub>DS</sub> =                                                                                                                | = V <sub>GS</sub> , I <sub>D</sub> = 250 μA                                         | 2.0  | -        | 4.0   | V        |
| Gate-Source Leakage                     | I <sub>GSS</sub>      | ,                                                                                                                                | V <sub>GS</sub> = ± 20 V                                                            | -    | -        | ± 100 | nA       |
| Zana Oata Walkana Busin Ouwant          | ,                     | V <sub>DS</sub> =                                                                                                                | = 600 V, V <sub>GS</sub> = 0 V                                                      | -    | -        | 100   | μΑ       |
| Zero Gate Voltage Drain Current         | I <sub>DSS</sub>      | V <sub>DS</sub> = 480 V                                                                                                          | V <sub>DS</sub> = 480 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C             | -    | -        | 500   |          |
| Drain-Source On-State Resistance        | R <sub>DS(on)</sub>   | V <sub>GS</sub> = 10 V                                                                                                           | I <sub>D</sub> = 3.7 A <sup>b</sup>                                                 | -    | -        | 1.2   | Ω        |
| Forward Transconductance                | 9fs                   | V <sub>DS</sub> =                                                                                                                | 100 V, I <sub>D</sub> = 3.7 A <sup>b</sup>                                          | 4.7  | -        | -     | S        |
| Dynamic                                 |                       |                                                                                                                                  |                                                                                     |      |          |       |          |
| Input Capacitance                       | C <sub>iss</sub>      |                                                                                                                                  | V <sub>GS</sub> = 0 V,                                                              | -    | 1300     | -     | pF       |
| Output Capacitance                      | C <sub>oss</sub>      |                                                                                                                                  | $V_{DS} = 25 \text{ V},$                                                            | -    | 160      | -     |          |
| Reverse Transfer Capacitance            | C <sub>rss</sub>      | f = 1.                                                                                                                           | f = 1.0 MHz, see fig. 5 <sup>c</sup>                                                |      | 30       | -     | 1        |
| Total Gate Charge                       | Qg                    |                                                                                                                                  | I <sub>D</sub> = 6.2 A, V <sub>DS</sub> = 3600 V, see fig. 6 and 13 <sup>b, c</sup> | -    | -        | 60    |          |
| Gate-Source Charge                      | Q <sub>gs</sub>       | V <sub>GS</sub> = 10 V                                                                                                           |                                                                                     | -    | -        | 8.3   | nC       |
| Gate-Drain Charge                       | Q <sub>gd</sub>       | 1                                                                                                                                |                                                                                     | -    | -        | 30    |          |
| Turn-On Delay Time                      | t <sub>d(on)</sub>    |                                                                                                                                  |                                                                                     | -    | 13       | -     |          |
| Rise Time                               | t <sub>r</sub>        | $V_{DD}$ = 300 V, $I_{D}$ = 6.2 A, $R_{G}$ = 9.1 $\Omega$ , $R_{D}$ = 47 $\Omega$ , $V_{GS}$ = 10 V, see fig. 10 <sup>b, c</sup> |                                                                                     | -    | 18       | -     | ns       |
| Turn-Off Delay Time                     | t <sub>d(off)</sub>   |                                                                                                                                  |                                                                                     | -    | 55       | -     |          |
| Fall Time                               | t <sub>f</sub>        |                                                                                                                                  |                                                                                     | -    | 20       | -     |          |
| Internal Source Inductance              | L <sub>S</sub>        | Between lead, and center of die contact                                                                                          |                                                                                     | -    | 7.5      | -     | nH       |

www.vishay.com Document Number: 91116



Vishay Siliconix

| <b>SPECIFICATIONS</b> T <sub>J</sub> = 25 °C, unless otherwise noted |                 |                                                                                             |      |      |      |      |  |
|----------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------|------|------|------|------|--|
| PARAMETER                                                            | SYMBOL          | TEST CONDITIONS                                                                             | MIN. | TYP. | MAX. | UNIT |  |
| Drain-Source Body Diode Characteristics                              |                 |                                                                                             |      |      |      |      |  |
| Continuous Source-Drain Diode Current                                | Is              | MOSFET symbol showing the                                                                   | -    | -    | 6.2  | А    |  |
| Pulsed Diode Forward Current <sup>a</sup>                            | I <sub>SM</sub> | integral reverse p - n junction diode                                                       | -    | -    | 25   |      |  |
| Body Diode Voltage                                                   | $V_{SD}$        | $T_J = 25  ^{\circ}\text{C}, \ I_S = 6.2  \text{A}, \ V_{GS} = 0  \text{V}^{\text{b}}$      | -    | -    | 1.5  | V    |  |
| Body Diode Reverse Recovery Time                                     | t <sub>rr</sub> | $T_J = 25 ^{\circ}\text{C}, I_F = 6.2 \text{A},  \text{dI/dt} = 100 \text{A/}\mu\text{s}^b$ | -    | 450  | 940  | ns   |  |
| Body Diode Reverse Recovery Charge                                   | Q <sub>rr</sub> | $ij = 25$ C, $if = 6.2$ A, $di/di = 100$ A/ $\mu$ S                                         | -    | 3.8  | 7.9  | μС   |  |
| Forward Turn-On Time                                                 | t <sub>on</sub> | Intrinsic turn-on time is negligible (turn-on is dominated by $L_S$ and $L_D$ )             |      |      |      | -D)  |  |

#### Notes

- a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- b. Pulse width  $\leq$  300  $\mu$ s; duty cycle  $\leq$  2 %.
- c. Uses IRFBC40/SiHFBC40 data and test conditions.

### TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted



Fig. 1 - Typical Output Characteristics



V<sub>DS</sub>, Drain-to-Source Voltage (volts)

Fig. 2 - Typical Output Characteristics

Document Number: 91116 www.vishay.com

## Vishay Siliconix





Fig. 3 - Typical Transfer Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature



Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage

www.vishay.com Document Number: 91116





Vishay Siliconix



Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 8 - Maximum Safe Operating Area



Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms

Document Number: 91116 www.vishay.com

## Vishay Siliconix





Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig. 12a - Unclamped Inductive Test Circuit



Fig. 12b - Unclamped Inductive Waveforms



Fig. 12c - Maximum Avalanche Energy vs. Drain Current

www.vishay.com Document Number: 91116





Vishay Siliconix



Fig. 13a - Basic Gate Charge Waveform



Fig. 13b - Gate Charge Test Circuit

#### Peak Diode Recovery dV/dt Test Circuit



Fig. 14 - For N-Channel

\* V<sub>GS</sub> = 5 V for logic level devices

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see http://www.vishay.com/ppg?91116.

Document Number: 91116 www.vishay.com



Vishay

## **Disclaimer**

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.

Document Number: 91000 www.vishay.com