KAF-6303E

**KAF-6303E** 

3072 (H) x 2048 (V) Pixel

**Enhanced Response Full-Frame CCD Image Sensor** 

**Performance Specification** 

**Eastman Kodak Company** 

**Image Sensor Solutions** 

Rochester, New York 14650-2010

**Revision 2** 

October 15, 2001



# TABLE OF CONTENTS

| 1.1 Featu | res                                               | 3  |
|-----------|---------------------------------------------------|----|
| 1.2 Desci | ription                                           | 3  |
| 1.3 Imag  | Acquisition                                       | 4  |
| 1.4 Char  | ge Transport                                      | 4  |
| 1.5 Outp  | ut Structure                                      | 4  |
| 1.6 Dark  | Reference Pixels                                  | 4  |
| 1.7 Dum   | my Pixels                                         | 4  |
| 2.1 Packa | age Drawing                                       | 5  |
| 2.2 Pin D | Description                                       | 6  |
| 3.1 Abso  | lute Maximum Ratings                              | 7  |
| 3.2 DC C  | Operating Conditions                              | 8  |
| 3.3 AC C  | Operating Conditions                              | 9  |
| 3.4 AC T  | iming Conditions                                  | 9  |
| 4.1 Perfo | rmance Specifications                             | 11 |
| 4.2 Typic | cal Performance Characteristics Spectral Response | 12 |
| 4.3 Defe  | et Classification                                 |    |
| 5.1 Quali | ty Assurance and Reliability                      | 14 |
| 5.2 Orde  | ring Information                                  | 14 |
| Revision  | Changes                                           | 15 |
|           | FIGURES                                           |    |
| Figure 1  | Functional Block Diagram_                         | 3  |
|           | Package Diagram                                   |    |
|           | Package Pin Designations                          |    |
|           | Recommended Output Structure Load Diagram         |    |
|           | Timing Diagrams                                   | 10 |



#### 1.1 **Features**

- 6M Pixel Area CCD
- 3072H x 2048V (9 µm) Pixels
- **Transparent Gate True Two Phase Technology** (Enhanced Spectral Response)
- 27.65mm H x 18.48mm V Photosensitive Area
- 2-Phase Register Clocking
- 100% Fill Factor
- Low Dark Current (<10pA/cm<sup>2</sup> @ 25°C)

#### 1.2 Description

The KAF-6303E is a high performance monochrome area CCD (charge-coupled device) image sensor with 3072H x 2048V photo active pixels designed for a wide range of image sensing applications in the 0.3 nm to 1.0 nm wavelength band. Typical applications include military, scientific, and industrial imaging. A 74dB dynamic range is possible operating at room temperature. The sensor is built with a true two-phase CCD technology. This technology simplifies the support circuits that drive the sensor and reduces the dark

current without compromising charge capacity. The transparent gate results in spectral response increased ten times at 400nm, compared to a front side illuminated standard polysilicon gate technology. The sensitivity is increased 50% over the rest of the visible wavelengths.

Total chip size is 29.0 mm x 19.1 mm and is housed in a 26-pin, 0.88" wide DIL ceramic package with 0.1" pin spacing.

The sensor consists of 3088 parallel (vertical) CCD shift registers each 2056 elements long. These registers act as both the photosensitive elements and as the transport circuits that allow the image to be sequentially read out of the sensor. The elements of these registers are arranged into a 3072 x 2048 photosensitive array surrounded by a light shielded dark reference of 16 columns and 8 rows. The parallel (vertical) CCD registers transfer the image one line at a time into a single 3100 element (horizontal) CCD shift register. The horizontal register transfers the charge to a single output amplifier. The output amplifier is a two-stage source follower that converts the photo-generated charge to a voltage for each pixel



Figure 1 - Functional Block Diagram



# 1.3 Image Acquisition

An electronic representation of an image is formed when incident photons falling on the sensor plane create electron-hole pairs within the sensor. These photon induced electrons are collected locally by the formation of potential wells at each photogate or pixel site. The number of electrons collected is linearly dependent on light level and exposure time and non-linearly dependent on wavelength. When the pixel's capacity is reached, excess electrons will leak into the adjacent pixels within the same column. This is termed blooming. During the integration period, the  $^{\varphi}V1$  and  $^{\varphi}V2$  register clocks are held at a constant (low) level.

See Figure 5. - Timing Diagrams.

# 1.4 Charge Transport

Referring again to Figure 5 - Timing Diagrams, the integrated charge from each photogate is transported to the output using a two step process. Each line (row) of charge is first transported from the vertical CCD's to the horizontal CCD register using the  $^\varphi V1$  and  $^\varphi V2$  register clocks. The horizontal CCD is presented a new line on the falling edge of  $^\varphi V2$  while  $^\varphi H1$  is held high. The horizontal CCD's then transport each line, pixel by pixel, to the output structure by alternately clocking the  $^\varphi H1$  and  $^\varphi H2$  pins in a complementary fashion. On each falling edge of  $^\varphi H2$  a new charge packet is transferred onto a floating diffusion and sensed by the output amplifier

# 1.5 Output Structure

Charge presented to the floating diffusion (FD) is converted into a voltage and current amplified in order to drive off-chip loads. The resulting voltage change seen at the output is linearly related to the amount of charge placed on FD. Once the signal has been sampled by the system electronics, the reset gate  $(\Phi R)$  is clocked to remove the signal and FD is reset to the potential applied by Vrd. More signal at the floating diffusion reduces the voltage seen at the output pin. In order to activate the output structure, an off-chip load must be added to the Vout pin of the device - see Figure 4.

# 1.6 Dark Reference Pixels

Surrounding the peripheral of the device is a border of light shielded pixels. This includes 6 leading and 10 trailing pixels on every line excluding dummy pixels. There are also 4 full dark lines at the start of every frame and 4 full dark lines at the end of each frame. Under normal circumstances, these pixels do not respond to light. However, dark reference pixels in close proximity to an active pixel, or the outer bounds of the chip (including the first two lines out), can scavenge signal depending on light intensity and wavelength and therefore will not represent the true dark signal.

## 1.7 Dummy Pixels

Within the horizontal shift register are 10 leading and 2 trailing additional shift phases which are not associated with a column of pixels from the vertical register. These pixels contain only horizontal shift register dark current signal and do not respond to light. A few leading dummy pixels may scavenge false signal depending on operating conditions.



#### **Package Drawing** 2.1



Figure 2 - Package Drawing



# 2.2 Pin Description

| Pin         | Symbol | Description              | Pin     | Symbol          | Description                    |
|-------------|--------|--------------------------|---------|-----------------|--------------------------------|
|             |        |                          |         |                 |                                |
| 1, 13, 14,  | Vsub   | Substrate (Ground)       | 10      | φ <sub>H1</sub> | Horizontal CCD Clock - Phase 1 |
| 15, 26      |        |                          |         |                 |                                |
| 2           | Vout   | Video Output             | 11      | Φ <sub>H2</sub> | Horizontal CCD Clock - Phase 2 |
| 3           | Vdd    | Amplifier Supply         | 16, 17, | φ <sub>V1</sub> | Vertical CCD Clock - Phase 1   |
|             |        |                          | 22, 23  | , ,             |                                |
| 4           | Vrd    | Reset Drain              | 18, 19, | φ <sub>V2</sub> | Vertical CCD Clock - Phase 2   |
|             |        |                          | 20, 21  |                 |                                |
| 5           | φR     | Reset Clock              | 24      | Vguard          | Guard Ring                     |
| 6           | Vss    | Amplifier Supply Return  | 25      | Vog             | Output Gate                    |
| 7, 8, 9, 12 | N/C    | No connection (open pin) |         |                 |                                |



Figure 3 - Package Pin Designations



# 3.1 Absolute Maximum Ratings

| Description                | Symbol | Min. | Max. | Units | Notes |
|----------------------------|--------|------|------|-------|-------|
|                            |        |      |      |       |       |
| Diode Pin Voltages         | Vdiode | 0    | 20   | V     | 1, 2  |
| Gate Pin Voltages - Type 1 | Vgate1 | -16  | 16   | V     | 1, 3  |
| Gate Pin Voltages - Type 2 | Vgate2 | 0    | 16   | V     | 1, 4  |
| Inter-Gate Voltages        | Vg-g   |      | 16   | V     | 5     |
| Output Bias Current        | Iout   |      | -10  | mA    | 6     |
| Output Load Capacitance    | Cload  |      | 15   | pF    | 6     |
| Storage Temperature        | T      | 0    | 70   | °C    |       |
| Humidity                   | RH     | 5    | 90   | %     | 7     |

#### **Notes:**

- 1. Referenced to pin Vsub.
- 2. Includes pins: Vrd, Vdd, Vss, Vout, Vguard.
- 3. Includes pins:  $\phi$ V1,  $\phi$ V2,  $\phi$ H1,  $\phi$ H2.
- 4. Includes pins: φR, Vog.
- 5. Voltage difference between overlapping gates. Includes: φV1 to φV2, φH1 to φH2, φV2 to φH1, φH2 to Vog.
- 6. Avoid shorting output pins to ground or any low impedance source during operation.
- 7. T=25°C. Excessive humidity will degrade MTTF.

CAUTION: This device contains limited protection against Electrostatic Discharge (ESD). Devices should be handled in accordance with strict ESD control procedures for Class 0 devices.



# 3.2 DC Operating Conditions

| Description             | Symbol | Min. | Nom. | Max. | Units | Max DC Current | Notes |
|-------------------------|--------|------|------|------|-------|----------------|-------|
|                         |        |      |      |      |       | (mA)           |       |
| Reset Drain             | Vrd    | 10.5 | 11   | 11.5 | V     | 0.01           |       |
| Output Amplifier Return | Vss    | 1.5  | 2.0  | 2.5  | V     | 0.45           |       |
| Output Amplifier Supply | Vdd    | 14.5 | 15   | 15.5 | V     | Iout           |       |
| Substrate               | Vsub   | 0    | 0    | 0    | V     | 0.01           |       |
| Output Gate             | Vog    | 3.75 | 4.0  | 5.0  | V     | 0.01           |       |
| Guard Ring              | Vguard | 8.0  | 10.0 | 12.0 | V     | 0.01           |       |
| Video Output Current    | Iout   |      | -5   | -10  | mA    | -              | 1     |

#### **Notes:**

1. An output load sink must be applied to Vout to activate output amplifier - see Figure below.



Figure 4 - Recommended Output Structure Load Diagram



#### 3.3 **AC Operating Condition**

| Description                    | Symbol  | Level | Min.  | Nom.  | Max. | Units | Effective<br>Capacitance | Notes |
|--------------------------------|---------|-------|-------|-------|------|-------|--------------------------|-------|
| Vertical CCD Clock - Phase 1   | 1 7 7 4 | Low   | -10.5 | -10.0 | -9.5 | V     | 820 nF                   |       |
| Vertical CCD Clock - Phase I   | φV1     | Low   |       |       |      | ,     |                          |       |
|                                |         | High  | 0.5   | 1.0   | 1.5  | V     | (all \$\phi V1 pins)     |       |
| Vertical CCD Clock - Phase 2   | φV2     | Low   | -10.5 | -10.0 | -9.5 | V     | 820 nF                   |       |
|                                |         | High  | 0.5   | 1.0   | 1.5  | V     | (all \$\phi V2 pins)     |       |
| Horizontal CCD Clock - Phase 1 | φН1     | Low   | -6.0  | -4.0  | -3.5 | V     | 400 pF                   |       |
|                                | ,       | High  | 4.0   | 6.0   | 6.5  | V     |                          |       |
| Horizontal CCD Clock - Phase 2 | фН2     | Low   | -6.0  | -4.0  | -3.5 | V     | 400 pF                   |       |
|                                |         | High  | 4.0   | 6.0   | 6.5  | V     |                          |       |
| Reset Clock                    | φR      | Low   | -4.0  | -3.0  | -2.0 | V     | 10pF                     |       |
|                                |         | High  | 3.5   | 4.0   | 5.0  | V     |                          |       |

#### **Notes:**

- All pins draw less than 10uA DC current. 1.
- Capacitance values relative to VSUB.

#### 3.4 **AC Timing Conditions**

| Description                | Symbol            | Min.  | Nom. | Max. | Units | Notes   |
|----------------------------|-------------------|-------|------|------|-------|---------|
|                            |                   |       |      |      |       |         |
| фН1, фН2 Clock Frequency   | $f_H$             |       | 4    | 15   | MHz   | 1, 2, 3 |
| φV1, φV2 Clock Frequency   | $f_V$             |       | 25   | 50   | kHz   | 1, 2, 3 |
| Pixel Period (1 Count)     | te                | 67    | 250  |      | ns    |         |
| φH1, φH2 Setup Time        | $t_{\phi HS}$     | 0.5   | 1    |      | us    |         |
| φV1, φV2 Clock Pulse Width | $t_{ m \phi V}$   | 10    | 20   |      | us    | 2       |
| Reset Clock Pulse Width    | $t_{\phi R}$      | 10    | 20   |      | ns    | 4       |
| Readout Time               | $t_{ m readout}$  | 531   | 1719 |      | ms    | 5       |
| Integration Time           | $t_{\rm int}$     |       |      |      |       | 6       |
| Line Time                  | t <sub>line</sub> | 258.2 | 836  |      | us    | 7       |

# **Notes:**

- 50% duty cycle values.
- CTE may degrade above the nominal frequency.
- Rise and fall times (10/90% levels) should be limited to 5-10% of clock period. Cross-over of register clocks should be between 40-60% of amplitude.
- φR should be clocked continuously.
- $t_{readout} = (2056 * t_{line})$
- Integration time is user specified. Longer integration times will degrade noise performance.
- $^{t}$ line =  $(3*^{t_{\phi V}}) + ^{t_{\phi HS}} + (3100*^{t_e}) + ^{t_e}$



# Frame Timing tint tReadout 1 Frame = 2056 Lines $\phi$ V1 Line 1 2 2055 2056 $\phi$ H1

# Line Timing\_Detail



# **Pixel Timing Detail**



#### **Line Content**



Vsat Saturated pixel video output signal

Vdark Video output signal in no light situation, not zero due to Jdark Vpix Pixel video output signal level, more electrons =more negative:

Vodc Video level offset with respect to vsub

Vsub Analog Ground

Figure 5 - Timing Diagrams



<sup>\*</sup> See Image Aquisition section (page 4)

#### 4.1 **Performance Specifications**

All values measured at 25°C, and nominal operating conditions. These parameters exclude defective pixels.

| Description                        | Symbol   | Min.    | Nom.    | Max.   | Units                   | Notes |
|------------------------------------|----------|---------|---------|--------|-------------------------|-------|
| Saturation Signal                  |          |         |         |        |                         |       |
| Vertical CCD capacity              | Nsat     | 85000   | 100000  | 120000 | electrons / pixel       |       |
| Horizontal CCD capacity            |          | 170000  | 200000  | 240000 |                         |       |
| Output Node capacity               |          | 190000  | 220000  | 240000 |                         | 1     |
| Red Quantum Efficiency (λ=650nm)   | Rr       | 52      | 65      | 75     | %                       |       |
| Green Quantum Efficiency (λ=550nm) | Rg       | 42      | 52      | 62     | %                       |       |
| Blue Quantum Efficiency (λ=450nm)  | Rb       | 32      | 40      | 48     | %                       |       |
| Photoresponse Non-Linearity        | PRNL     |         | 1       | 2      | %                       | 2     |
| Photoresponse Non-Uniformity       | PRNU     |         | 1       | 3      | %                       | 3     |
| Dark Signal                        | Jdark    |         | 15      | 50     | electrons / pixel / sec | 4     |
|                                    |          |         | 3.5     | 10     | pA/cm <sup>2</sup>      |       |
| Dark Signal Doubling Temperature   |          | 5       | 6.3     | 7.5    | °C                      |       |
| Dark Signal Non-Uniformity         | DSNU     |         | 15      | 50     | electrons / pixel / sec | 5     |
| Dynamic Range                      | DR       | 70      | 74      |        | dB                      | 6     |
| Charge Transfer Efficiency         | CTE      | 0.99997 | 0.99999 |        |                         |       |
| Output Amplifier DC Offset         | Vodc     | 9.5     | 10.5    | 11.5   | V                       | 7     |
| Output Amplifier Bandwidth         | f-3dB    |         | 45      |        | Mhz                     | 8     |
| Output Amplifier Sensitivity       | Vout/Ne~ | 9       | 10      | 11     | uV/e∼                   |       |
| Output Amplifier output Impedance  | Zout     | 175     | 200     | 250    | Ohms                    |       |
| Noise Floor                        | ne~      |         | 15      | 20     | electrons               | 9     |

### **Notes:**

- For pixel binning applications, electron capacity up to 330000 can be achieved with modified CCD inputs. Each sensor may have to be optimized individually for these applications. Some performance parameters may be compromised to achieve the largest signals.
- Worst case deviation from straight line fit, between 1% and 90% of Vsat.
- One Sigma deviation of a 128x128 sample when CCD illuminated uniformly.
- Average of all pixels with no illumination at 25°C.
- Average dark signal of any of 12 x 8 blocks within the sensor. (each block is 128 x 128 pixels)
- 20log (Nsat / ne~) at nominal operating frequency and 25°C.
- Video level offset with respect to ground
- Last output amplifier stage only. Assumes 10pF off-chip load..
- Output noise at  $25^{\circ}$ C, nominal operating frequency, and tint = 0.



# **4.2** Typical Performance Characteristics





#### Cosmetic Classification 4.3

Defect tests performed at T=25°C

| Class | Point | Defects | Cluster Defects |        | Maximum<br>Cluster Size | Column | Defects |
|-------|-------|---------|-----------------|--------|-------------------------|--------|---------|
|       | Total | Zone A  | Total           | Zone A |                         | Total  | Zone A  |
| C1    | ≤35   | ≤14     | ≤5              | ≤2     | 2                       | 0      | 0       |
| C2    | ≤45   | ≤22     | ≤18             | ≤9     | 5                       | ≤5     | 0       |
| C3    | ≤90   | ≤45     | ≤36             | ≤18    | 5                       | ≤9     | ≤4      |



Point Defect Dark: A pixel which deviates by more than 6% from

neighboring pixels when illuminated to 70% of saturation, OR

Bright: A Pixel with dark current > 10,000 e/pixel/sec at 25°C.

Cluster Defect A grouping of not more than "Maximum Cluster Size" defects Column Defect

A grouping of >5 contiguous point defects along a single

column, OR

A column containing a pixel with dark current >

30,000e/pixel/sec, OR A column that does not meet the CTE specification for all exposures less than the specified Max sat.

signal level and greater than 2 Ke, OR

A pixel which loses more than 250 e under 2Ke illumination.

Neighboring pixels The surrounding  $128 \times 128$  pixels or  $\pm 64$  columns/rows.

Column and cluster defects are separated by no less than two (2) **Defect Separation** 

pixels in any direction (excluding single pixel defects).

Defect region excludes the outer two (2) rows and columns at Defect Region Exclusion

each side/end of the sensor.



#### 5.1 **Quality Assurance and Reliability**

- 5.1.1 Quality Strategy: All devices will conform to the specifications stated in this document. This is accomplished through a combination of statistical process control and inspection at key points of the production process.
- Replacement: All devices are warranted against failure in accordance with the terms of Terms of Sale.
- 5.1.3 Cleanliness: Devices are shipped free of contamination, scratches, etc. that would cause a visible defect.
- 5.1.4 ESD Precautions: Devices are shipped in a static-safe container and should only be handled at static-safe work stations.
- Reliability: Information concerning the quality assurance and reliability testing procedures and results are available 5.1.5 from the Image Sensor Solutions and can be supplied upon request.
- Test Data Retention: Devices have an identifying number of traceable to a test data file. Test data is kept for a 5.1.6 period of 2 years after date of shipment.

#### 5.2 **Ordering Information**

See Appendix 1 for available part numbers

Address all inquiries and purchase orders to:

**Image Sensor Solutions** Eastman Kodak Company Rochester, New York 14650-2010

Phone: (716) 722-4385 Fax: (716) 477-4947

www.kodak.com/go/imagers Web:

E-mail: ccd@kodak.com

Eastman Kodak reserves the right to change any information contained herein without notice. All information furnished by Eastman Kodak is believed to be accurate.

#### LIFE SUPPORT APPLICATIONS POLICY WARNING:

Kodak image sensors are not authorized for and should not be used within Life Support Systems without the specific written consent of the Eastman Kodak Company. Product warranty is limited to replacement of defective components and does not cover injury or property or other consequential damages.



# **Revision Changes**

| Revision<br>Number | Description of Changes                                                                         |
|--------------------|------------------------------------------------------------------------------------------------|
| 0                  | Original formal version.                                                                       |
| 1                  | Added UV Enhancement class (Section 4.3).                                                      |
|                    | Removed Appendix 1 Available Part Numbers.                                                     |
|                    | Added Revision Changes.                                                                        |
| 2                  | Revised Class 1 cosmetic specification. (Page 13)                                              |
|                    | Removed UV Enhanced device. (Page 13)                                                          |
|                    | Revised ESD classification to Class 0 HBM. This is not a change to the device, simply defining |
|                    | more accurately using updated classifications. (Page 7)                                        |

