#### INTEGRATED CIRCUITS

## DATA SHEET



# TDA8261TW Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

Product specification Supersedes data of 2004 Oct 25 2004 Dec 02







### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

#### **TDA8261TW**

#### **FEATURES**

- Direct conversion Quadrature Phase Shift Keying (QPSK) and 8PSK demodulation (Zero-IF)
- 950 to 2175 MHz frequency range
- · High-level asymmetrical RF input
- 0 to 50 dB variable gain on RF input
- Loop-controlled 0° to 90° phase shifter
- High AGC linearity (<1 dB per bit with an 8-bit DAC), AGC between 0 and 3 V
- External baseband filters for In-phase (I) and Quadrature (Q) signal paths
- I<sup>2</sup>C-bus controlled PLL frequency synthesizer
- · Low phase noise
- Operation from a 4 MHz crystal (allowing the use of an SMD crystal)
- Five frequency steps from 125 kHz to 2 MHz
- · Crystal frequency output to drive demodulator IC
- Compatible with 5, 3.3 and 2.5 V I<sup>2</sup>C-bus
- Fully compatible and easy to interface with digital satellite demodulators of the Philips Semiconductors family
- 5 V DC supply voltage
- 32-pin high heat-dissipation package.

#### **APPLICATIONS**

- Direct Broadcasting Satellite (DBS) QPSK demodulation
- Digital Video Broadcasting (DVB) QPSK demodulation
- · BS digital 8PSK demodulation.

#### **GENERAL DESCRIPTION**

The direct conversion QPSK demodulator is the front-end receiver dedicated to digital TV broadcasting, satisfying both DVB and DBS TV standards. The wide range oscillator (from 950 to 2175 MHz) covers the American, European and Asian satellite bands, as well as the Satellite Master Antennae (SMA) TV US standard.

The Zero-IF concept discards traditional IF filtering and intermediate conversion techniques. It also simplifies the signal path.



Optimum signal level is guaranteed by gain controlled amplifiers in the RF path. The 0 to 50 dB variable gain is controlled by the signal returned from the Satellite Demodulator and Decoder (SDD) and applied to pin AGCIN.

The PLL synthesizer is built on a dual-loop concept. The first loop controls a fully integrated L-band oscillator, using the LC VCO as a reference which runs at a quarter of the synthesized frequency.

The second loop controls the tuning voltage of the VCO and improves the phase noise of the carrier within the loop bandwidth. The step size is equal to the comparison frequency. The input of the main divider of the PLL synthesizer is connected internally to the VCO output.

The comparison frequency of the second loop is obtained from an oscillator driven by an external 4 MHz crystal. The 4 MHz output available at pin XTOUT may be used to drive the crystal inputs of the SDD, saving an additional crystal in the application.

Both the divided and the comparison frequencies of the second loop are compared in a fast phase detector which drives the charge pump. The TDA8261TW includes a loop amplifier with an internal high-voltage transistor to drive an external 33 V tuning voltage.

Control data is entered via the I<sup>2</sup>C-bus. The I<sup>2</sup>C-bus voltage can be 5, 3.3 or 2.5 V, allowing compatibility with most of the existing microcontrollers.

A 5-byte frame is required to address the device and to program the main divider ratio, the reference divider ratio, the charge pump current and the operating mode.

A flag is set when the loop is 'in-lock'. This flag can be read during read operations, as well as the Power-On Reset (POR) flag.

The device has four selectable  $I^2C$ -bus addresses. The selection is done by applying a specific voltage to pin AS. This feature gives the possibility to use up to four TDA8261TW ICs in the same system.

2004 Dec 02

2

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

**TDA8261TW** 

#### **Performance summary**

TDA8261TW performance:

- Noise figure at maximum gain = +18 dB
- High linearity; IP2 = +19 dBm and IP3 = +14 dBm
- Low phase noise on baseband outputs: -78 dBc/Hz (f<sub>offset</sub> = 1 and 10 kHz; f<sub>COMP</sub> = 1 MHz)
- 0 to 50 dB variable gain with AGC control
- AGC linearity <1 dB/bit with an 8-bit DAC
- Maximum I-to-Q amplitude mismatch = 1 dB
- Maximum I-to-Q phase mismatch = 3°
- Signal rates from 1 to 45 Msymbol/s (depending on the external filter).

System performance, for example, in a tuner application with the TDA8261TW placed after a low-cost discrete LNA:

- Noise figure at maximum gain = 8 dB
- High linearity; IP2 = 15 dBm and IP3 = 5 dBm
- 0 to 50 dB variable gain with AGC control.

#### **Specification limitation**

Please note that this data sheet applies to versions C2 and above only, it does not apply to version C1. For further information, please contact your Philips Semiconductors representative.

#### **QUICK REFERENCE DATA**

| SYMBOL                  | PARAMETER                                                                 | CONDITIONS                                                                                                          | MIN. | TYP. | MAX. | UNIT   |
|-------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|--------|
| V <sub>CC</sub>         | supply voltage                                                            |                                                                                                                     | 4.75 | 5.0  | 5.25 | V      |
| Icc                     | supply current                                                            |                                                                                                                     | _    | 130  | _    | mA     |
| $V_{o(p-p)}$            | output voltage<br>(peak-to-peak value)                                    |                                                                                                                     | _    | 750  | _    | mV     |
| ΔΦ                      | quadrature error                                                          |                                                                                                                     | _    | _    | 3    | deg    |
| f <sub>osc</sub>        | oscillator frequency                                                      |                                                                                                                     | 950  | _    | 2175 | MHz    |
| φη                      | phase noise on baseband outputs                                           | f <sub>offset</sub> = 1 and 10 kHz;<br>f <sub>COMP</sub> = 1 MHz with<br>appropriate loop filter and<br>charge pump | _    | _    | -78  | dBc/Hz |
| $\Delta G_{v}$          | dynamic range of voltage gain                                             | from pins RFA or RFB to pins IBBOUT or QBBOUT                                                                       | 48   | 50   | _    | dB     |
| V <sub>XTOUT(p-p)</sub> | crystal oscillator output<br>voltage on pin XTOUT<br>(peak-to-peak value) | T2 = 1; $T1 = 0$ ; $T0 = 0$ ;<br>driving a load of<br>$C_L = 10$ pF; $R_L = 1$ MΩ                                   | 500  | 650  | _    | mV     |
| T <sub>amb</sub>        | ambient temperature                                                       |                                                                                                                     | -20  | _    | +85  | °C     |

#### **ORDERING INFORMATION**

| TYPE NUMBER  | PACKAGE  |                                                                                                                                  |          |  |  |  |  |
|--------------|----------|----------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
| TIPE NOWIBER | NAME     | DESCRIPTION                                                                                                                      | VERSION  |  |  |  |  |
| TDA8261TW    | HTSSOP32 | plastic, thermal enhanced thin shrink small outline package;<br>32 leads; body width 6.1 mm; lead pitch 0.65 mm; exposed die pad | SOT549-3 |  |  |  |  |

3

2004 Dec 02

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

#### **TDA8261TW**

#### **BLOCK DIAGRAM**



4

2004 Dec 02

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

#### **TDA8261TW**

#### **PINNING**

| SYMBOL               | PIN | DESCRIPTION                                                          |
|----------------------|-----|----------------------------------------------------------------------|
| XT1                  | 1   | 4 MHz crystal oscillator input 1                                     |
| XT2                  | 2   | 4 MHz crystal oscillator input 2                                     |
| V <sub>CC(PLL)</sub> | 3   | supply voltage for PLL circuit (5 V)                                 |
| PLLGND               | 4   | ground for PLL circuit                                               |
| AGCIN                | 5   | AGC input from satellite                                             |
|                      |     | demodulator and decoder                                              |
| BIASN1               | 6   | RF isolation input 1 (5 V)                                           |
| RFGND1               | 7   | ground 1 for RF circuit                                              |
| V <sub>CC(RF)</sub>  | 8   | supply voltage for RF stage (5 V)                                    |
| RFA                  | 9   | RF signal input A                                                    |
| RFB                  | 10  | RF signal input B                                                    |
| RFGND2               | 11  | ground 2 for RF circuit                                              |
| QOUT                 | 12  | quadrature output for external filtering                             |
| BBGND1               | 13  | ground 1 for baseband stage                                          |
| QBBIN                | 14  | quadrature baseband input after external filtering                   |
| V <sub>CC(BB)</sub>  | 15  | supply voltage for baseband stage (5 V)                              |
| QBBOUT               | 16  | quadrature baseband output to satellite demodulator and decoder      |
| IBBOUT               | 17  | in-phase baseband output to satellite demodulator and decoder        |
| BIASN2               | 18  | RF isolation input 2 (5 V)                                           |
| IBBIN                | 19  | in-phase baseband input after external filtering                     |
| BBGND2               | 20  | ground 2 for baseband stage                                          |
| IOUT                 | 21  | in-phase output for external filtering                               |
| VCOGND               | 22  | ground for VCO circuit                                               |
| TKB                  | 23  | VCO tank circuit input B                                             |
| TKA                  | 24  | VCO tank circuit input A                                             |
| V <sub>CC(VCO)</sub> | 25  | supply voltage for VCO circuit (5 V)                                 |
| BVS                  | 26  | bus voltage select input                                             |
| VT                   | 27  | tuning voltage output for VCO                                        |
| СР                   | 28  | charge pump output                                                   |
| AS                   | 29  | address selection input                                              |
| SCL                  | 30  | I <sup>2</sup> C-bus clock input                                     |
| SDA                  | 31  | I <sup>2</sup> C-bus data input and output                           |
| XTOUT                | 32  | 4 MHz crystal oscillator output to satellite demodulator and decoder |



2004 Dec 02

5

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

#### **TDA8261TW**

#### **FUNCTIONAL DESCRIPTION**

The TDA8261TW contains the core of the RF analog part of a digital satellite receiver. The signal coming from the Low Noise Block (LNB) is coupled through a Low Noise Amplifier (LNA) to the RF inputs. The circuitry in the TDA8261TW performs the Zero-IF quadrature frequency conversion and the two in-phase (IBBOUT) and quadrature (QBBOUT) output signals can be used directly to feed a SDD circuit.

The relative phase of I and Q signals is measured on the baseband outputs, when a sine wave unmodulated carrier at  $f_{lo}$  + 1 MHz is present at the RF input of the TDA8261TW (see Fig.3).



The TDA8261TW has a gain controlled amplifier which is controlled by the SDD.

An external VCO tank circuit is connected between pins TKA and TKB. The main elements of the external tank circuit are an SMD coil and a varactor diode. The tuning voltage of 0 to 30 V covers the whole frequency range from 237.5 to 543.75 MHz. The internal loop controls a fully integrated VCO to cover the range 950 to 2175 MHz. The VCO provides both in-phase and quadrature signals to drive the two mixers.

The TDA8261TW integrates all elements necessary to control the varactor tuned oscillator except a 4 MHz crystal and a loop filter. It includes a fast phase detector with high comparison frequency to get the lowest phase noise level in the local oscillator.

The  $f_{\text{DIV}}$  output of the15-bit programmable divider passes through the fast phase comparator where it is compared in both phase and frequency with the comparison frequency ( $f_{\text{COMP}}$ ).  $f_{\text{COMP}}$  is derived from the signal present at the pins XT1 and XT2 ( $f_{\text{XTAL}}$ ) divided-down by the reference divider. The buffered XTOUT signal can drive the crystal frequency input of the SDD, saving a crystal in the application.

The output of the phase comparator drives the charge pump and loop amplifier section. The loop amplifier includes a high voltage transistor to handle the 30 V tuning voltage at pin VT, this drives a variable capacitance diode in the external circuit of the voltage controlled oscillator. Pin CP is the output of the charge pump. The loop filter is connected between pins CP and VT and the post-filter section is connected between pin VT and the variable capacitance diode.

For test and alignment purposes, it is possible to release the tuning voltage output and apply an external voltage on pin VT and to select the charge pump function to sink current, source current or to be switched off.

2004 Dec 02

6

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

**TDA8261TW** 

#### **PROGRAMMING**

Programming of the TDA8261TW is performed via the I<sup>2</sup>C-bus. The read or write selection is made with bit  $R/\overline{W}$  (address LSB). The TDA8261TW fulfils the I<sup>2</sup>C-bus fast mode, according to the Philips I<sup>2</sup>C-bus specification.

#### I<sup>2</sup>C-bus voltage

The  $I^2C$ -bus lines SCL and SDA can be connected to an  $I^2C$ -bus system tied to either 2.5, 3.3 or 5.0 V, that will allow direct connection to most of the existing microcontrollers. The choice of the threshold voltage for the  $I^2C$ -bus lines is made with pin BVS that needs to be connected to the supply voltage, to ground or needs an open-circuit; see Table 1.

**Table 1** I<sup>2</sup>C-bus voltage selection

| PIN BVS         | I <sup>2</sup> C-BUS VOLTAGE |
|-----------------|------------------------------|
| GND             | 2.5 V                        |
| Open-circuit    | 3.3 V                        |
| V <sub>CC</sub> | 5 V                          |

#### I<sup>2</sup>C-bus write mode

 $I^2$ C-bus write mode: bit  $R/\overline{W} = 0$ ; see Table 2.

After the transmission of the address (first byte), four data bytes can be sent to fully program the TDA8261TW. The bus transceiver has an auto-increment facility that permits to program the TDA8261TW with a single transmission: one address byte followed by four data bytes (PD1, PD2, CD1 and CD2).

The TDA8261TW can be partly programmed provided that the first data byte following the address is PD1 or CD1. The first bit of the first data byte transmitted indicates whether PD1 (first bit = 0) or CD1 (first bit = 1) will follow. Until an  $I^2C$ -bus STOP condition is sent by the controller, additional data bytes can be entered without the need to re-address the device. Each byte is loaded after the corresponding 8th clock pulse. Programmable divider data (contents of PD1 and PD2) becomes valid only after the 8th clock pulse of PD2, or after a STOP condition if only PD1 needs to be programmed.

Table 2 I<sup>2</sup>C-bus write data format

| ВҮТЕ                         | MSB <sup>(1)</sup> | BITS <sup>(2)</sup> |     |     | LSB | ACK(3) |     |    |   |
|------------------------------|--------------------|---------------------|-----|-----|-----|--------|-----|----|---|
| Programmable address         | 1                  | 1                   | 0   | 0   | 0   | MA1    | MA0 | 0  | Α |
| Programmable Divider 1 (PD1) | 0                  | N14                 | N13 | N12 | N11 | N10    | N9  | N8 | Α |
| Programmable Divider 2 (PD2) | N7                 | N6                  | N5  | N4  | N3  | N2     | N1  | N0 | Α |
| Control Data 1 (CD1)         | 1                  | T2                  | T1  | T0  | R2  | R1     | R0  | Х  | Α |
| Control Data 2 (CD2)         | C1                 | C0                  | Х   | Х   | Х   | Х      | Х   | Х  | А |

#### **Notes**

- 1. MSB is transmitted first.
- 2. X = undefined.
- 3. Acknowledge bit (A).

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

**TDA8261TW** 

#### PROGRAMMABLE ADDRESS

The programmable address bits MA1 and MA0 offer the possibility of having up to four TDA8260TW devices in the same system. The relationship between the voltage applied on pin AS and the value of bits MA1 and MA0 is given in Table 3.

Table 3 I<sup>2</sup>C-bus address selection

| V <sub>AS</sub>                          | MA1 | MA0 |
|------------------------------------------|-----|-----|
| 0 to 0.1V <sub>CC</sub>                  | 0   | 0   |
| open-circuit                             | 0   | 1   |
| 0.4V <sub>CC</sub> to 0.6V <sub>CC</sub> | 1   | 0   |
| 0.9V <sub>CC</sub> to V <sub>CC</sub>    | 1   | 1   |

#### PROGRAMMABLE MAIN DIVIDER RATIO

Program bytes PD1 and PD2 contain the fifteen bits N14 to N0 that set the main divider ratio. The ratio  $N = N14 \times 2^{14} + N13 \times 2^{13} + ... + N1 \times 2 + N0$ .

#### **OPERATING AND TEST MODES**

The mode of operation is set using bits T2, T1 and T0 in control byte CD1; see Table 4.

Table 4 Mode selection

| T2 | T1 | T0 | TEST MODE                          | XTOUT                      |
|----|----|----|------------------------------------|----------------------------|
| 0  | 0  | 0  | normal operation                   | off                        |
| 0  | 0  | 1  | POR state = CP sink <sup>(1)</sup> | f <sub>XTAL</sub>          |
| 0  | 1  | 0  | $^{1}/_{2} \times f_{DIV}$         | $^{1}/_{2} \times f_{DIV}$ |
| 0  | 1  | 1  | CP sink                            | f <sub>XTAL</sub>          |
| 1  | 0  | 0  | normal operation                   | f <sub>XTAL</sub>          |
| 1  | 0  | 1  | $2 \times f_{ref}$                 | $2 \times f_{ref}$         |
| 1  | 1  | 0  | CP off                             | f <sub>XTAL</sub>          |
| 1  | 1  | 1  | CP source                          | f <sub>XTAL</sub>          |

#### Note

1. Status at power-on: the tuning voltage output is released and pin VT is in the high-impedance mode.

#### REFERENCE DIVIDER

Five reference divider ratios allow to adjust the comparison frequency to different values, depending on the compromise which has to be found between step size and phase noise. The reference divider ratios and the corresponding comparison frequencies are programmed using bits R2, R1 and R0, as described in Table 5.

Table 5 Reference divider ratio

| R2 | R1 | R0 | DIVIDER RATIO | COMPARISON<br>FREQUENCY |
|----|----|----|---------------|-------------------------|
| 0  | 0  | 0  | 2             | 2 MHz                   |
| 0  | 0  | 1  | 4             | 1 MHz                   |
| 0  | 1  | 0  | 8             | 500 kHz                 |
| 0  | 1  | 1  | not allowed   | not allowed             |
| 1  | 0  | 0  | not allowed   | not allowed             |
| 1  | 0  | 1  | 16            | 250 kHz                 |
| 1  | 1  | 0  | not allowed   | not allowed             |
| 1  | 1  | 1  | 32            | 125 kHz                 |

#### CHARGE PUMP CURRENT

Four values of charge pump current can be chosen using bits C1 and C0, according to Table 6.

Table 6 Typical charge pump current

| C1 | C0 | I <sub>CP</sub> (ABSOLUTE VALUE) |
|----|----|----------------------------------|
| 0  | 0  | 420 μA                           |
| 0  | 1  | 900 μΑ                           |
| 1  | 0  | 1320 μΑ                          |
| 1  | 1  | 2320 μΑ                          |

2004 Dec 02

8

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

**TDA8261TW** 

#### I<sup>2</sup>C-bus read mode

If bit R/W = 1 the data can be read from the TDA8261TW (see Table 7). After recognition of its slave address, the TDA8261TW generates an acknowledge pulse and transfers the status byte onto the SDA line (MSB first). Data is valid on the SDA line when the SCL clock signal is HIGH.

A second data byte can be read from the TDA8261TW if the microcontroller generates an acknowledge on the SDA line. End of transmission will occur if no acknowledge is received from the microcontroller. The TDA8261TW will then release the data line to allow the microcontroller to generate a STOP condition.

The POR flag is set to logic 1 at power-on and when  $V_{CC}$  < 2.7 V. It is reset to logic 0 when an end-of-data condition is detected by the TDA8261TW (end of a read sequence).

The in-lock flag FL indicates that the loop is phase-locked when set to logic 1.

When a read sequence is started, all eight bits of the status byte must be read.

Table 7 I2C-bus read data format

| ВҮТЕ        | MSB | BITS <sup>(1)</sup> |   |   |   |     | LSB | ACK <sup>(2)</sup> |   |
|-------------|-----|---------------------|---|---|---|-----|-----|--------------------|---|
| Address     | 1   | 1                   | 0 | 0 | 0 | MA1 | MA0 | 1                  | Α |
| Status byte | POR | FL <sup>(3)</sup>   | Х | Х | Х | Х   | Х   | Х                  | _ |

#### **Notes**

- 1. X can be 1 or 0 and needs to be masked in the microcontrollers' software; MSB is transmitted first.
- 2. Acknowledge bit (A).
- 3. FL is valid only in normal mode.

#### POWER-ON RESET

At power-on (bit POR = 1) or when the supply voltage drops below 2.7 V, internal registers are set according to Table 8.

Table 8 Status at POR

| ВҮТЕ                         | MSB    | BITS <sup>(1)</sup> |         |         |         |         |        | LSB    |
|------------------------------|--------|---------------------|---------|---------|---------|---------|--------|--------|
| Programmable divider 1 (PD1) | 0      | N14 = X             | N13 = X | N12 = X | N11 = X | N10 = X | N9 = X | N8 = X |
| Programmable divider 2 (PD2) | N7 = X | N6 = X              | N5 = X  | N4 = X  | N3 = X  | N12 = X | N1 = X | N0 = X |
| Control data 1 (CD1)         | 1      | T2 = 0              | T1 = 0  | T0 = 1  | R2 = X  | R1 = X  | R0 = X | Х      |
| Control data 1 (CD2)         | C1 = X | C0 = X              | Х       | Х       | Х       | Х       | Х      | Х      |

9

#### Note

1. X = not set.

2004 Dec 02

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

**TDA8261TW** 

#### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134); note 1.

| SYMBOL           | PARAMETER            | CONDITIONS                  | MIN. | MAX.                  | UNIT |
|------------------|----------------------|-----------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | supply voltage       |                             | -0.3 | +6.0                  | V    |
| Vi               | input voltage        | pin SDA                     | -0.3 | +6.0                  | V    |
|                  |                      | pin SCL                     | -0.3 | +6.0                  | V    |
|                  |                      | all other pins              | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| Vo               | output voltage       | pin SDA                     | -0.3 | +6.0                  | V    |
|                  |                      | pin VT                      | -0.3 | +35                   | V    |
|                  |                      | all other pins              | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| T <sub>amb</sub> | ambient temperature  |                             | -20  | +85                   | °C   |
| T <sub>stg</sub> | storage temperature  |                             | -40  | +150                  | °C   |
| Tj               | junction temperature |                             | _    | 150                   | °C   |
| t <sub>sc</sub>  | short-circuit time   | each pin short-circuited to | _    | 10                    | s    |
|                  |                      | V <sub>CC</sub> or GND      |      |                       |      |

#### Note

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 41.4  | K/W  |

#### **HANDLING**

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be completely safe, it is desirable to take normal precautions appropriate to handle integrated circuits. Every pin withstands 2000 V in the ESD test in accordance with "JEDEC Specification EIA/JESD22-A114A", HBM model (category 1c), except for pin 1 (XT1) which withstands 500 V, pin 2 (XT2) which withstands 1000 V and pin 8 (V<sub>CC(RF)</sub>) which withstands 1500 V. Identically, every pin withstands 200 V in the ESD test in accordance with "JEDEC Specification EIA/JESD22-A115A", MM model (category A).

<sup>1.</sup> Maximum ratings cannot be exceeded, not even momentarily without causing irreversible damages to the TDA8261TW. Maximum ratings cannot be accumulated.

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

**TDA8261TW** 

#### **CHARACTERISTICS**

 $T_{amb}$  = 25 °C;  $V_{CC}$  = 5 V; unless otherwise specified;  $R_L$  = 1 k $\Omega$  on base band output IBBOUT and QBBOUT;  $V_{o(p-p)}$  = 750 mV on IBBOUT and QBBOUT.

| SYMBOL PARAMETER    |                                                                                                                   | CONDITIONS                                                                                            | MIN. | TYP.       | MAX.   | UNIT   |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------------|--------|--------|--|
| Supply              |                                                                                                                   |                                                                                                       |      | •          | •      |        |  |
| V <sub>CC</sub>     | supply voltage                                                                                                    |                                                                                                       | 4.75 | 5.00       | 5.25   | V      |  |
| I <sub>CC</sub>     | supply current                                                                                                    |                                                                                                       | _    | 130        | _      | mA     |  |
| V <sub>POR</sub>    | voltage limit where POR active                                                                                    |                                                                                                       | _    | 2.7        | _      | V      |  |
| Performances        | from pins RFA or RFB to pins II                                                                                   | BBOUT or QBBOUT                                                                                       |      |            |        |        |  |
| LO <sub>leak</sub>  | LO leakage through pins RFA and RFB                                                                               |                                                                                                       | _    | <b>-75</b> | _      | dBm    |  |
| $\Delta G_{v}$      | dynamic voltage gain range                                                                                        | $V_{AGC} = 0 \text{ to } 3 \text{ V}$                                                                 | 48   | 50         | _      | dB     |  |
| $G_{v(max)}$        | maximum voltage gain                                                                                              | V <sub>AGC</sub> = 3 V;<br>see Figs 4 and 5                                                           | 55   | 57         | _      | dB     |  |
| $V_{o(p-p)}$        | output voltage (peak-to-peak)                                                                                     | recommended value                                                                                     | _    | 750        | _      | mV     |  |
| IP2i                | 2nd-order interception point                                                                                      | at RF input; V <sub>AGC</sub> = 0 V                                                                   | _    | 19         | _      | dBm    |  |
| IP3i                | 3rd-order interception point                                                                                      | at RF input; V <sub>AGC</sub> = 0 V                                                                   | _    | 14         | _      | dBm    |  |
| F noise figure      |                                                                                                                   | at maximum gain;<br>V <sub>AGC</sub> = 3 V; see Fig.6                                                 | -    | 18         | -      | dB     |  |
| Z <sub>o</sub>      | output impedance on pin IOUT – 35 and QOUT                                                                        |                                                                                                       | 35   | _          | Ω      |        |  |
| Z <sub>i</sub>      | input impedance on pin IBBIN – 1.0 – and QBBIN                                                                    |                                                                                                       | -    | kΩ         |        |        |  |
| G <sub>v(I-Q)</sub> | voltage gain mismatch between In 22.5 MHz band with bypass capacity 100 nF between IOUT and IBBIN, QOUT and QBBIN |                                                                                                       | 1    | dB         |        |        |  |
| $ \Delta\Phi $      | absolute quadrature error                                                                                         | V <sub>AGC</sub> = 1.5 V;<br>V <sub>o</sub> = 750 mV (peak to<br>peak value); measured in<br>baseband | _    | 0          | 3      | deg    |  |
| Pulling sensit      | ivity                                                                                                             |                                                                                                       |      |            |        |        |  |
|                     |                                                                                                                   | see Table 9 and Fig.8                                                                                 | _    | -40        | -35    | dBc    |  |
| 5/4LO               | sensitivity to pulling on the fifth harmonic of the external VCO                                                  | see Table 9 and Fig.8                                                                                 | _    | -40        | -35    | dBc    |  |
| VCO and synt        | hesizer                                                                                                           |                                                                                                       |      |            |        |        |  |
| f <sub>osc</sub>    | oscillator frequency                                                                                              |                                                                                                       | 950  | _          | 2175   | MHz    |  |
| φ <sub>n(osc)</sub> | oscillator phase noise in the satellite band                                                                      | the $f_{offset} = 100 \text{ kHz}$ ; out of $ -1$ PLL loop bandwidth                                  |      | -100       | -94    | dBc/Hz |  |
| φ <sub>n</sub>      | phase noise on baseband outputs                                                                                   | $f_{\text{offset}} = 1 \text{ and } 10 \text{ kHz};$ $         -$                                     |      | -78        | dBc/Hz |        |  |
| MDR                 | main divider ratio                                                                                                |                                                                                                       | 64   | _          | 32767  | 2767   |  |

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

#### **TDA8261TW**

| SYMBOL                  | PARAMETER                                                                 | CONDITIONS                                                                               | MIN.                | TYP. | MAX.                | UNIT |  |
|-------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------|------|---------------------|------|--|
| Z <sub>osc</sub>        | Z <sub>osc</sub> crystal oscillator negative impedance (absolute value)   |                                                                                          | 1.0                 | 1.5  | _                   | kΩ   |  |
| f <sub>xtal</sub>       | crystal frequency                                                         |                                                                                          | _                   | 4    | _                   | MHz  |  |
| Z <sub>xtal</sub>       | crystal series resistance                                                 | recommended value                                                                        | _                   | _    | 200                 | Ω    |  |
| V <sub>XTOUT(p-p)</sub> | crystal oscillator output voltage<br>on pin XTOUT (peak-to-peak<br>value) | T2 = 1; $T1 = 0$ ; $T0 = 0$ ;<br>driving a load of<br>$CL = 10$ pF; $R_L = 1$ M $\Omega$ | 500                 | 650  | _                   | mV   |  |
| Charge pump             | output; pin CP                                                            |                                                                                          |                     |      |                     |      |  |
| IL                      | leakage current                                                           | T2 = 1; T1 = 1; T0 = 0                                                                   | -10                 | 0    | +10                 | nA   |  |
| Tuning voltag           | e output; pin VT                                                          |                                                                                          | •                   |      | '                   | '    |  |
| I <sub>L(off)</sub>     | leakage current when switch off                                           | T2 = 0; T1 = 0; T0 = 1;<br>V <sub>tune</sub> = 33 V                                      | -                   | _    | 10                  | μΑ   |  |
| V <sub>o(VT)</sub>      | output voltage when the loop is locked                                    | normal mode;<br>V <sub>tune</sub> = 33 V                                                 | 0.2                 | _    | 32.7                | V    |  |
| Bus voltage s           | elect input; pin BVS                                                      |                                                                                          |                     |      |                     |      |  |
| I <sub>LIH</sub>        | HIGH-level leakage current $V_{BVS} = V_{CC}$ -                           |                                                                                          | _                   | _    | 100                 | μΑ   |  |
| I <sub>LIL</sub>        | LOW-level leakage current                                                 | V <sub>BVS</sub> = 0 V                                                                   | -100                | _    | _                   | μΑ   |  |
| SCL and SDA             | inputs                                                                    |                                                                                          | ,                   |      |                     |      |  |
| V <sub>IL</sub>         | LOW-level input voltage                                                   | V <sub>BVS</sub> = open                                                                  | _                   | _    | 0.2V <sub>CC</sub>  | V    |  |
|                         |                                                                           | V <sub>BVS</sub> = 0 V                                                                   | _                   | _    | 0.15V <sub>CC</sub> | V    |  |
|                         |                                                                           | V <sub>BVS</sub> = 5 V                                                                   | _                   | _    | 0.3V <sub>CC</sub>  | V    |  |
| V <sub>IH</sub>         | HIGH-level input voltage                                                  | V <sub>BVS</sub> = open                                                                  | 0.46V <sub>CC</sub> | _    | _                   | V    |  |
|                         |                                                                           | V <sub>BVS</sub> = 0 V                                                                   | 0.35V <sub>CC</sub> | _    | _                   | V    |  |
|                         |                                                                           | $V_{BVS} = 5 V$                                                                          | 0.6V <sub>CC</sub>  | _    | _                   | V    |  |
| I <sub>LIH</sub>        | HIGH-level leakage current                                                | $V_{IH} = 5.5 \text{ V}; V_{CC} = 5.5 \text{ V}$                                         | _                   | _    | 10                  | μΑ   |  |
|                         |                                                                           | $V_{IH} = 5.5 \text{ V}; V_{CC} = 0 \text{ V}$                                           | _                   | _    | 10                  | μΑ   |  |
| I <sub>LIL</sub>        | LOW-level leakage current                                                 | $V_{IL} = 0 \text{ V}; V_{CC} = 5.5 \text{ V}$                                           | -10                 | _    | _                   | μΑ   |  |
| f <sub>SCL</sub>        | SCL input frequency                                                       |                                                                                          | _                   | _    | 400                 | kHz  |  |
| SDA output              |                                                                           |                                                                                          |                     |      |                     |      |  |
| V <sub>ACK</sub>        | output voltage during acknowledge                                         | I <sub>sink</sub> = 3 mA                                                                 | _                   | _    | 0.4                 | V    |  |
| AS input                |                                                                           |                                                                                          |                     |      |                     |      |  |
| I <sub>IH</sub>         | HIGH-level input current                                                  | V <sub>AS</sub> = V <sub>CC</sub>                                                        |                     | _    | 10                  | μΑ   |  |
| I <sub>IL</sub>         | LOW-level input current                                                   | V <sub>AS</sub> = 0 V                                                                    | -10                 | _    | _                   | μΑ   |  |

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

#### **TDA8261TW**



Fig.4 Overall gain as function of frequency response.



Fig.5 Overall gain as function of AGC input voltage.



Fig.6 Noise figure as function of frequency response.



Fig.7 Phase noise on I and Q band outputs as function of frequency response.

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

**TDA8261TW** 



Table 9 Test signal conditions for pulling measurements

| SIGNAL            |                  | FREQUENCY                  | LEVEL   | REMARK                                         |  |
|-------------------|------------------|----------------------------|---------|------------------------------------------------|--|
| 3/4LO test wanted |                  | f <sub>w</sub> = 2161 MHz  | –10 dBm | $f_w = f_{lo} + 11 \text{ MHz}$                |  |
|                   | unwanted         | f <sub>uw</sub> = 1613 MHz | −2 dBm  | $f_{uw} = f_{lo} \times 3/4 + 500 \text{ kHz}$ |  |
|                   | local oscillator | f <sub>lo</sub> = 2150 MHz | -       | _                                              |  |
| 5/4LO test        | wanted           | f <sub>w</sub> = 1761 MHz  | -10 dBm | $f_W = f_{IO} + 11 \text{ MHz}$                |  |
|                   | unwanted         | f <sub>uw</sub> = 2188 MHz | −2 dBm  | $f_{uw} = f_{lo} \times 5/4 + 500 \text{ kHz}$ |  |
|                   | local oscillator | f <sub>lo</sub> = 1750 MHz | -       | _                                              |  |

The level of the wanted and unwanted signal mentioned in the table are measured at the outputs of the RF signal generators. The sensitivity to pulling is measured in baseband by the difference expressed in dB ( $\Delta$ ) between the level of the wanted signal and the spurious generated by pulling. The ANZAC reference is HH128.



### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

#### **TDA8261TW**

#### **APPLICATION INFORMATION**





### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

#### **TDA8261TW**



#### **Application design**

The performance of the application using the TDA8261TW strongly depends on the application design itself. Furthermore the printed-circuit board design and the soldering conditions should take into account the exposed die pad underneath the device, as this requires an optimum electrical ground path for electrical performance, together with the capability to dissipate into the application the heat created in the device. Philips Semiconductors can provide support through reference designs and application

notes for TDA8261TW together with associated channel decoders. Please contact your local Philips Semiconductors sales office for more information.

Wave soldering is not suitable for the TDA8261TW package. This is because the heatsink needs to be soldered to the printed-circuit board underneath the package but with wave soldering the solder cannot penetrate between the printed-circuit board and the heatsink.

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

**TDA8261TW** 

#### **PACKAGE OUTLINE**

HTSSOP32: plastic thermal enhanced thin shrink small outline package; 32 leads; body width 6.1 mm; lead pitch 0.65 mm; exposed die pad

SOT549-3



#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  | REFERENCES |       |       | EUROPEAN | ISSUE DATE |            |
|----------|------------|-------|-------|----------|------------|------------|
| VERSION  | IEC        | JEDEC | JEITA |          | PROJECTION | ISSUE DATE |
| SOT549-3 |            |       |       |          |            | 04-01-22   |

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

#### **TDA8261TW**

#### **SOLDERING**

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 seconds and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 °C to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 225 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all BGA, HTSSON..T and SSOP..T packages
  - for packages with a thickness ≥ 2.5 mm
  - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300\ ^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 seconds to 5 seconds between 270  $^{\circ}\text{C}$  and 320  $^{\circ}\text{C}$ .

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

**TDA8261TW** 

#### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE <sup>(1)</sup>                                                                     | SOLDERING METHOD                  |                       |  |
|--------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--|
| PACKAGE                                                                                    | WAVE                              | REFLOW <sup>(2)</sup> |  |
| BGA, HTSSONT <sup>(3)</sup> , LBGA, LFBGA, SQFP, SSOPT <sup>(3)</sup> , TFBGA, VFBGA, XSON | not suitable                      | suitable              |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP, HSQFP, HSSON, HTQFP, HTSSOP, HVQFN, HVSON, SMS       | not suitable <sup>(4)</sup>       | suitable              |  |
| PLCC <sup>(5)</sup> , SO, SOJ                                                              | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                                                            | not recommended <sup>(5)(6)</sup> | suitable              |  |
| SSOP, TSSOP, VSO, VSSOP                                                                    | not recommended <sup>(7)</sup>    | suitable              |  |
| CWQCCNL <sup>(8)</sup> , PMFP <sup>(9)</sup> , WQCCNL <sup>(8)</sup>                       | not suitable                      | not suitable          |  |

#### **Notes**

- 1. For more detailed information on the BGA packages refer to the "(LF)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office.
- 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 3. These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217  $^{\circ}$ C  $\pm$  10  $^{\circ}$ C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
- 4. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- 5. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 6. Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 7. Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
- 8. Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
- 9. Hot bar soldering or manual soldering is suitable for PMFP packages.

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

**TDA8261TW** 

#### **DATA SHEET STATUS**

| LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)(3)</sup> | DEFINITION                                                                                                                                                                                                                                                                                     |
|-------|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                      | Development                         | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data                    | Qualification                       | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                        | Production                          | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

#### **Notes**

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### **DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **DISCLAIMERS**

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer

**TDA8261TW** 

#### PURCHASE OF PHILIPS I2C COMPONENTS



Purchase of Philips  $I^2C$  components conveys a license under the Philips'  $I^2C$  patent to use the components in the  $I^2C$  system provided the system conforms to the  $I^2C$  specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

### Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2004

SCA76

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

R25/04/pp22

Date of release: 2004 Dec 02

Document order number: 9397 750 14376

Let's make things better.



